mirror of
git://nv-tegra.nvidia.com/linux-hwpm.git
synced 2025-12-25 02:34:23 +03:00
- Generate HWPM hw headers using register generator tool. - Add required hw headers to include/hw/ path - Update driver code to replace static hw defines with hw header definitions. - Remove unused static hw defines. THWPM-39 Change-Id: I57566d51657bb6b22c4b581acd257f1871438adf Signed-off-by: Vedashree Vidwans <vvidwans@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvidia/+/2552741 Tested-by: mobile promotions <svcmobile_promotions@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
105 lines
6.1 KiB
C
105 lines
6.1 KiB
C
/*
|
|
* Copyright (c) 2021, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
/*
|
|
* Function/Macro naming determines intended use:
|
|
*
|
|
* <x>_r(void) : Returns the offset for register <x>.
|
|
*
|
|
* <x>_o(void) : Returns the offset for element <x>.
|
|
*
|
|
* <x>_w(void) : Returns the word offset for word (4 byte) element <x>.
|
|
*
|
|
* <x>_<y>_s(void) : Returns size of field <y> of register <x> in bits.
|
|
*
|
|
* <x>_<y>_f(u32 v) : Returns a value based on 'v' which has been shifted
|
|
* and masked to place it at field <y> of register <x>. This value
|
|
* can be |'d with others to produce a full register value for
|
|
* register <x>.
|
|
*
|
|
* <x>_<y>_m(void) : Returns a mask for field <y> of register <x>. This
|
|
* value can be ~'d and then &'d to clear the value of field <y> for
|
|
* register <x>.
|
|
*
|
|
* <x>_<y>_<z>_f(void) : Returns the constant value <z> after being shifted
|
|
* to place it at field <y> of register <x>. This value can be |'d
|
|
* with others to produce a full register value for <x>.
|
|
*
|
|
* <x>_<y>_v(u32 r) : Returns the value of field <y> from a full register
|
|
* <x> value 'r' after being shifted to place its LSB at bit 0.
|
|
* This value is suitable for direct comparison with other unshifted
|
|
* values appropriate for use in field <y> of register <x>.
|
|
*
|
|
* <x>_<y>_<z>_v(void) : Returns the constant value for <z> defined for
|
|
* field <y> of register <x>. This value is suitable for direct
|
|
* comparison with unshifted values appropriate for use in field <y>
|
|
* of register <x>.
|
|
*/
|
|
#ifndef TEGRA_HW_PMMSYS_SOC_HWPM_H
|
|
#define TEGRA_HW_PMMSYS_SOC_HWPM_H
|
|
|
|
#define pmmsys_perdomain_offset_v() (0x00001000U)
|
|
#define pmmsys_control_r(i)\
|
|
(0x0f10009cU + ((i)*4096U))
|
|
#define pmmsys_control_mode_f(v) (((v) & 0x7U) << 0U)
|
|
#define pmmsys_control_mode_m() (0x7U << 0U)
|
|
#define pmmsys_control_mode_disable_v() (0x00000000U)
|
|
#define pmmsys_control_mode_disable_f() (0x0U)
|
|
#define pmmsys_control_mode_a_v() (0x00000001U)
|
|
#define pmmsys_control_mode_b_v() (0x00000002U)
|
|
#define pmmsys_control_mode_c_v() (0x00000003U)
|
|
#define pmmsys_control_mode_e_v() (0x00000005U)
|
|
#define pmmsys_control_mode_null_v() (0x00000007U)
|
|
#define pmmsys_sys0_enginestatus_r(i)\
|
|
(0x0f1000c8U + ((i)*4096U))
|
|
#define pmmsys_sys0_enginestatus_enable_f(v) (((v) & 0x1U) << 8U)
|
|
#define pmmsys_sys0_enginestatus_enable_m() (0x1U << 8U)
|
|
#define pmmsys_sys0_enginestatus_enable_masked_v() (0x00000000U)
|
|
#define pmmsys_sys0_enginestatus_enable_out_v() (0x00000001U)
|
|
#define pmmsys_sys0_enginestatus_enable_out_f() (0x100U)
|
|
#define pmmsys_sys0router_enginestatus_r() (0x0f14d010U)
|
|
#define pmmsys_sys0router_enginestatus_status_f(v) (((v) & 0x7U) << 0U)
|
|
#define pmmsys_sys0router_enginestatus_status_m() (0x7U << 0U)
|
|
#define pmmsys_sys0router_enginestatus_status_v(r) (((r) >> 0U) & 0x7U)
|
|
#define pmmsys_sys0router_enginestatus_status_empty_v() (0x00000000U)
|
|
#define pmmsys_sys0router_enginestatus_status_active_v() (0x00000001U)
|
|
#define pmmsys_sys0router_enginestatus_status_paused_v() (0x00000002U)
|
|
#define pmmsys_sys0router_enginestatus_status_quiescent_v() (0x00000003U)
|
|
#define pmmsys_sys0router_enginestatus_status_stalled_v() (0x00000005U)
|
|
#define pmmsys_sys0router_enginestatus_status_faulted_v() (0x00000006U)
|
|
#define pmmsys_sys0router_enginestatus_status_halted_v() (0x00000007U)
|
|
#define pmmsys_sys0router_enginestatus_enable_f(v) (((v) & 0x1U) << 8U)
|
|
#define pmmsys_sys0router_enginestatus_enable_m() (0x1U << 8U)
|
|
#define pmmsys_sys0router_enginestatus_enable_masked_v() (0x00000000U)
|
|
#define pmmsys_sys0router_enginestatus_enable_out_v() (0x00000001U)
|
|
#define pmmsys_sys0router_perfmonstatus_r() (0x0f14d014U)
|
|
#define pmmsys_sys0router_perfmonstatus_merged_f(v) (((v) & 0x7U) << 0U)
|
|
#define pmmsys_sys0router_perfmonstatus_merged_m() (0x7U << 0U)
|
|
#define pmmsys_sys0router_perfmonstatus_merged_v(r) (((r) >> 0U) & 0x7U)
|
|
#define pmmsys_sys0router_cg2_r() (0x0f14d018U)
|
|
#define pmmsys_sys0router_cg2_slcg_f(v) (((v) & 0x3U) << 0U)
|
|
#define pmmsys_sys0router_cg2_slcg_m() (0x3U << 0U)
|
|
#define pmmsys_sys0router_cg2_slcg_enabled_v() (0x00000000U)
|
|
#define pmmsys_sys0router_cg2_slcg_enabled_f() (0x0U)
|
|
#define pmmsys_sys0router_cg2_slcg_disabled_v() (0x00000003U)
|
|
#define pmmsys_sys0router_cg2_slcg_disabled_f() (0x3U)
|
|
#endif
|