mirror of
git://nv-tegra.nvidia.com/linux-hwpm.git
synced 2025-12-22 09:12:05 +03:00
HWPM files are copied from the previous source in linux-nvidia repo withgit history. Create folders and move files to obtain expected folder structure. Bug 3787076 Signed-off-by: Vedashree Vidwans <vvidwans@nvidia.com>
123 lines
2.5 KiB
C
123 lines
2.5 KiB
C
/*
|
|
* Copyright (c) 2022, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*/
|
|
|
|
#ifndef TEGRA_HWPM_SOC_H
|
|
#define TEGRA_HWPM_SOC_H
|
|
|
|
#if defined(CONFIG_TEGRA_HWPM_OOT)
|
|
#define CHIP_ID_UNKNOWN 0x0U
|
|
#define CHIP_ID_REV_UNKNOWN 0x0U
|
|
|
|
#define PLAT_SI 0x0
|
|
#define PLAT_PRE_SI_QT 0x1
|
|
#define PLAT_PRE_SI_VDK 0x8
|
|
#define PLAT_PRE_SI_VSP 0x9
|
|
#define PLAT_INVALID 0xF
|
|
|
|
#define TEGRA_FUSE_PRODUCTION_MODE 0x0
|
|
|
|
struct hwpm_soc_chip_info {
|
|
u32 chip_id;
|
|
u32 chip_id_rev;
|
|
u32 platform;
|
|
};
|
|
#endif
|
|
|
|
#ifdef __KERNEL__
|
|
#include <os/linux/soc_utils.h>
|
|
#else
|
|
u32 tegra_hwpm_get_chip_id_impl(void)
|
|
{
|
|
return 0U;
|
|
}
|
|
|
|
u32 tegra_hwpm_get_major_rev_impl(void)
|
|
{
|
|
return 0U;
|
|
}
|
|
|
|
u32 tegra_hwpm_chip_get_revision_impl(void)
|
|
{
|
|
return 0U;
|
|
}
|
|
|
|
u32 tegra_hwpm_get_platform_impl(void)
|
|
{
|
|
return 0U;
|
|
}
|
|
|
|
bool tegra_hwpm_is_platform_simulation_impl(void)
|
|
{
|
|
return false;
|
|
}
|
|
|
|
bool tegra_hwpm_is_platform_vsp_impl(void)
|
|
{
|
|
return false;
|
|
}
|
|
|
|
bool tegra_hwpm_is_platform_silicon_impl(void)
|
|
{
|
|
return true;
|
|
}
|
|
|
|
bool tegra_hwpm_is_hypervisor_mode_impl(void)
|
|
{
|
|
return false;
|
|
}
|
|
|
|
int tegra_hwpm_fuse_readl_impl(struct tegra_soc_hwpm *hwpm,
|
|
u64 reg_offset, u32 *val)
|
|
{
|
|
return -EINVAL;
|
|
}
|
|
|
|
int tegra_hwpm_fuse_readl_prod_mode_impl(struct tegra_soc_hwpm *hwpm, u32 *val)
|
|
{
|
|
return -EINVAL;
|
|
}
|
|
|
|
#endif
|
|
|
|
#define tegra_hwpm_get_chip_id() \
|
|
tegra_hwpm_get_chip_id_impl()
|
|
|
|
#define tegra_hwpm_get_major_rev() \
|
|
tegra_hwpm_get_major_rev_impl()
|
|
|
|
#define tegra_hwpm_chip_get_revision() \
|
|
tegra_hwpm_chip_get_revision_impl()
|
|
|
|
#define tegra_hwpm_get_platform() \
|
|
tegra_hwpm_get_platform_impl()
|
|
|
|
#define tegra_hwpm_is_platform_simulation() \
|
|
tegra_hwpm_is_platform_simulation_impl()
|
|
|
|
#define tegra_hwpm_is_platform_vsp() \
|
|
tegra_hwpm_is_platform_vsp_impl()
|
|
|
|
#define tegra_hwpm_is_platform_silicon() \
|
|
tegra_hwpm_is_platform_silicon_impl()
|
|
|
|
#define tegra_hwpm_is_hypervisor_mode() \
|
|
tegra_hwpm_is_hypervisor_mode_impl()
|
|
|
|
#define tegra_hwpm_fuse_readl(hwpm, reg_offset, val) \
|
|
tegra_hwpm_fuse_readl_impl(hwpm, reg_offset, val)
|
|
|
|
#define tegra_hwpm_fuse_readl_prod_mode(hwpm, val) \
|
|
tegra_hwpm_fuse_readl_prod_mode_impl(hwpm, val)
|
|
|
|
#endif /* TEGRA_HWPM_SOC_H */
|