mirror of
git://nv-tegra.nvidia.com/linux-hwpm.git
synced 2025-12-22 17:30:40 +03:00
- Make clock reset functions into HALs. This way we can control clock-reset logic for any chip. Set clock-reset HAL pointers to appropriate functions. - Remove clock-reset function wrappers as these will not be required and corresponding HAL pointers will be used. - As clock reset init is defined as a HAL, modify probe logic to initialize chip info before invoking any HALs. - Move common/primary HAL validation logic to common code and implement new HAL to validate chip specific HALs. This way we can ensure that HAL pointers are set as expected. - Keep only one definition for t234_hwpm_init_chip_info as t234 should always be initialized and hence only single definition should be available. - Expected return value of 0 indicates success and any other value (mostly negative in current logic) indicates error, compare function returns with 0 to print error in tegra_hwpm_release(). - Since a build can support both ACPI and device tree, update init_chip_info() to retrieve chip information from ACPI and device tree in case of failure. Jira THWPM-41 Bug 3583624 Change-Id: I03fefae0b3b0c8ce46d175d39e4fdbb45e2bb22f Signed-off-by: Vedashree Vidwans <vvidwans@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvidia/+/2789668 Reviewed-by: svc-mobile-coverity <svc-mobile-coverity@nvidia.com> Reviewed-by: svc-mobile-cert <svc-mobile-cert@nvidia.com> Reviewed-by: Vasuki Shankar <vasukis@nvidia.com> Reviewed-by: Seema Khowala <seemaj@nvidia.com> GVS: Gerrit_Virtual_Submit <buildbot_gerritrpt@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-hwpm/+/2797445
164 lines
4.3 KiB
C
164 lines
4.3 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (c) 2022, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#include <linux/reset.h>
|
|
#include <linux/clk.h>
|
|
|
|
#include <tegra_hwpm.h>
|
|
#include <tegra_hwpm_log.h>
|
|
#include <tegra_hwpm_soc.h>
|
|
#include <tegra_hwpm_clk_rst.h>
|
|
#include <os/linux/driver.h>
|
|
|
|
#define LA_CLK_RATE 625000000UL
|
|
|
|
int tegra_hwpm_clk_rst_prepare(struct tegra_hwpm_os_linux *hwpm_linux)
|
|
{
|
|
int ret = 0;
|
|
struct tegra_soc_hwpm *hwpm = &hwpm_linux->hwpm;
|
|
|
|
if (tegra_hwpm_is_platform_silicon()) {
|
|
hwpm_linux->la_clk = devm_clk_get(hwpm_linux->dev, "la");
|
|
if (IS_ERR(hwpm_linux->la_clk)) {
|
|
tegra_hwpm_err(hwpm, "Missing la clock");
|
|
ret = PTR_ERR(hwpm_linux->la_clk);
|
|
goto fail;
|
|
}
|
|
|
|
hwpm_linux->la_parent_clk =
|
|
devm_clk_get(hwpm_linux->dev, "parent");
|
|
if (IS_ERR(hwpm_linux->la_parent_clk)) {
|
|
tegra_hwpm_err(hwpm, "Missing la parent clk");
|
|
ret = PTR_ERR(hwpm_linux->la_parent_clk);
|
|
goto fail;
|
|
}
|
|
|
|
hwpm_linux->la_rst =
|
|
devm_reset_control_get(hwpm_linux->dev, "la");
|
|
if (IS_ERR(hwpm_linux->la_rst)) {
|
|
tegra_hwpm_err(hwpm, "Missing la reset");
|
|
ret = PTR_ERR(hwpm_linux->la_rst);
|
|
goto fail;
|
|
}
|
|
|
|
hwpm_linux->hwpm_rst =
|
|
devm_reset_control_get(hwpm_linux->dev, "hwpm");
|
|
if (IS_ERR(hwpm_linux->hwpm_rst)) {
|
|
tegra_hwpm_err(hwpm, "Missing hwpm reset");
|
|
ret = PTR_ERR(hwpm_linux->hwpm_rst);
|
|
goto fail;
|
|
}
|
|
}
|
|
|
|
fail:
|
|
return ret;
|
|
}
|
|
|
|
int tegra_hwpm_clk_rst_set_rate_enable(struct tegra_hwpm_os_linux *hwpm_linux)
|
|
{
|
|
int ret = 0;
|
|
struct tegra_soc_hwpm *hwpm = &hwpm_linux->hwpm;
|
|
|
|
if (tegra_hwpm_is_platform_silicon()) {
|
|
ret = reset_control_assert(hwpm_linux->hwpm_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "hwpm reset assert failed");
|
|
goto fail;
|
|
}
|
|
ret = reset_control_assert(hwpm_linux->la_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "la reset assert failed");
|
|
goto fail;
|
|
}
|
|
/* Set required parent for la_clk */
|
|
if (hwpm_linux->la_clk && hwpm_linux->la_parent_clk) {
|
|
ret = clk_set_parent(
|
|
hwpm_linux->la_clk, hwpm_linux->la_parent_clk);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm,
|
|
"la clk set parent failed");
|
|
goto fail;
|
|
}
|
|
}
|
|
/* set la_clk rate to 625 MHZ */
|
|
ret = clk_set_rate(hwpm_linux->la_clk, LA_CLK_RATE);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "la clock set rate failed");
|
|
goto fail;
|
|
}
|
|
ret = clk_prepare_enable(hwpm_linux->la_clk);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "la clock enable failed");
|
|
goto fail;
|
|
}
|
|
ret = reset_control_deassert(hwpm_linux->la_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "la reset deassert failed");
|
|
goto fail;
|
|
}
|
|
ret = reset_control_deassert(hwpm_linux->hwpm_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "hwpm reset deassert failed");
|
|
goto fail;
|
|
}
|
|
}
|
|
|
|
fail:
|
|
return ret;
|
|
}
|
|
|
|
int tegra_hwpm_clk_rst_disable(struct tegra_hwpm_os_linux *hwpm_linux)
|
|
{
|
|
int ret = 0;
|
|
struct tegra_soc_hwpm *hwpm = &hwpm_linux->hwpm;
|
|
|
|
if (tegra_hwpm_is_platform_silicon()) {
|
|
ret = reset_control_assert(hwpm_linux->hwpm_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "hwpm reset assert failed");
|
|
goto fail;
|
|
}
|
|
ret = reset_control_assert(hwpm_linux->la_rst);
|
|
if (ret < 0) {
|
|
tegra_hwpm_err(hwpm, "la reset assert failed");
|
|
goto fail;
|
|
}
|
|
clk_disable_unprepare(hwpm_linux->la_clk);
|
|
}
|
|
fail:
|
|
return ret;
|
|
}
|
|
|
|
void tegra_hwpm_clk_rst_release(struct tegra_hwpm_os_linux *hwpm_linux)
|
|
{
|
|
if (tegra_hwpm_is_platform_silicon()) {
|
|
if (hwpm_linux->la_clk) {
|
|
devm_clk_put(hwpm_linux->dev, hwpm_linux->la_clk);
|
|
}
|
|
if (hwpm_linux->la_parent_clk) {
|
|
devm_clk_put(hwpm_linux->dev,
|
|
hwpm_linux->la_parent_clk);
|
|
}
|
|
if (hwpm_linux->la_rst) {
|
|
reset_control_assert(hwpm_linux->la_rst);
|
|
}
|
|
if (hwpm_linux->hwpm_rst) {
|
|
reset_control_assert(hwpm_linux->hwpm_rst);
|
|
}
|
|
}
|
|
}
|