mirror of
git://nv-tegra.nvidia.com/linux-nv-oot.git
synced 2025-12-24 10:11:26 +03:00
Currently dynamic pinmux configuration for I2S, DMIC, DSPK modules are present in runtime_resume() function which can be called even without any audio usecase active on these modules. So this destroy the purpose of programming pinmux only during stream active state. This change has moved the dynamic pinmux code in these drivers to dai ops callback of startup and shutdown which will ensure the pinmux config happens only during the stream playback/capture. Bug 200497486 Change-Id: I3c4e8a96d0d066b38c9aba5ffe530db5cf5246fc Signed-off-by: Mohan Kumar <mkumard@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/2029745 Reviewed-by: Automatic_Commit_Validation_User Reviewed-by: svc-mobile-coverity <svc-mobile-coverity@nvidia.com> GVS: Gerrit_Virtual_Submit Reviewed-by: Dara Ramesh <dramesh@nvidia.com> Reviewed-by: Ravindra Lokhande <rlokhande@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
911 lines
25 KiB
C
911 lines
25 KiB
C
/*
|
|
* tegra210_dmic_alt.c - Tegra210 DMIC driver
|
|
*
|
|
* Copyright (c) 2014-2019 NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
#include <linux/clk.h>
|
|
#include <linux/device.h>
|
|
#include <linux/io.h>
|
|
#include <linux/module.h>
|
|
#include <linux/of.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/pm_runtime.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/slab.h>
|
|
#include <soc/tegra/chip-id.h>
|
|
#include <sound/core.h>
|
|
#include <sound/pcm.h>
|
|
#include <sound/pcm_params.h>
|
|
#include <sound/soc.h>
|
|
#include <linux/of_device.h>
|
|
#include <linux/debugfs.h>
|
|
#include <linux/pinctrl/consumer.h>
|
|
#include <linux/pinctrl/pinconf-tegra.h>
|
|
|
|
#include "tegra210_xbar_alt.h"
|
|
#include "tegra210_dmic_alt.h"
|
|
#include "ahub_unit_fpga_clock.h"
|
|
|
|
#define DRV_NAME "tegra210-dmic"
|
|
|
|
static struct platform_device *pdev_bkp[5];
|
|
|
|
static const struct reg_default tegra210_dmic_reg_defaults[] = {
|
|
{ TEGRA210_DMIC_TX_INT_MASK, 0x00000001},
|
|
{ TEGRA210_DMIC_TX_CIF_CTRL, 0x00007700},
|
|
{ TEGRA210_DMIC_CG, 0x1},
|
|
{ TEGRA210_DMIC_CTRL, 0x00000301},
|
|
{ TEGRA210_DMIC_DCR_FILTER_GAIN, 0x00800000},
|
|
{ TEGRA210_DMIC_DCR_BIQUAD_0_COEF_0, 0x00800000},
|
|
{ TEGRA210_DMIC_DCR_BIQUAD_0_COEF_1, 0xff800000},
|
|
{ TEGRA210_DMIC_DCR_BIQUAD_0_COEF_3, 0xff800347},
|
|
{ TEGRA210_DMIC_DCR_BIQUAD_0_COEF_4, 0xffc0ff97},
|
|
{ TEGRA210_DMIC_LP_FILTER_GAIN, 0x004c255a},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_0_COEF_0, 0x00800000},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_0_COEF_1, 0x00ffa74b},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_0_COEF_2, 0x00800000},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_0_COEF_3, 0x009e382a},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_0_COEF_4, 0x00380f38},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_1_COEF_0, 0x00800000},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_1_COEF_1, 0x00fe1178},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_1_COEF_2, 0x00800000},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_1_COEF_3, 0x00e05f02},
|
|
{ TEGRA210_DMIC_LP_BIQUAD_1_COEF_4, 0x006fc80d},
|
|
{ TEGRA210_DMIC_CORRECTION_FILTER_GAIN, 0x010628f6},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_0_COEF_0, 0x00800000},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_0_COEF_3, 0x0067ffff},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_0, 0x00800000},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_1, 0x0048f5c2},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_3, 0x00562394},
|
|
{ TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_4, 0x00169446},
|
|
};
|
|
|
|
static int tegra210_dmic_runtime_suspend(struct device *dev)
|
|
{
|
|
struct tegra210_dmic *dmic = dev_get_drvdata(dev);
|
|
|
|
regcache_cache_only(dmic->regmap, true);
|
|
regcache_mark_dirty(dmic->regmap);
|
|
|
|
if (!(tegra_platform_is_unit_fpga() || tegra_platform_is_fpga()))
|
|
clk_disable_unprepare(dmic->clk_dmic);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int tegra210_dmic_runtime_resume(struct device *dev)
|
|
{
|
|
struct tegra210_dmic *dmic = dev_get_drvdata(dev);
|
|
int ret;
|
|
|
|
if (!(tegra_platform_is_unit_fpga() || tegra_platform_is_fpga())) {
|
|
ret = clk_prepare_enable(dmic->clk_dmic);
|
|
if (ret) {
|
|
dev_err(dev, "clk_enable failed: %d\n", ret);
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
regcache_cache_only(dmic->regmap, false);
|
|
|
|
if (!dmic->is_shutdown)
|
|
regcache_sync(dmic->regmap);
|
|
|
|
return 0;
|
|
}
|
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
static int tegra210_dmic_suspend(struct device *dev)
|
|
{
|
|
if (pm_runtime_status_suspended(dev))
|
|
return 0;
|
|
|
|
return tegra210_dmic_runtime_suspend(dev);
|
|
}
|
|
|
|
static int tegra210_dmic_resume(struct device *dev)
|
|
{
|
|
if (pm_runtime_status_suspended(dev))
|
|
return 0;
|
|
|
|
return tegra210_dmic_runtime_resume(dev);
|
|
}
|
|
#endif
|
|
|
|
static int tegra210_dmic_set_dai_bclk_ratio(struct snd_soc_dai *dai,
|
|
unsigned int ratio)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
static const int tegra210_dmic_fmt_values[] = {
|
|
0,
|
|
TEGRA210_AUDIOCIF_BITS_16,
|
|
TEGRA210_AUDIOCIF_BITS_32,
|
|
};
|
|
|
|
int tegra210_dmic_enable(int id)
|
|
{
|
|
struct tegra210_dmic *dmic;
|
|
struct platform_device *pdev = pdev_bkp[id];
|
|
int ret = 0;
|
|
int dmic_clk;
|
|
|
|
if (!pdev) {
|
|
pr_err("No dmic registered for id %d\n", id);
|
|
return -EINVAL;
|
|
}
|
|
|
|
dmic = dev_get_drvdata(&pdev->dev);
|
|
if (!dmic)
|
|
return -EINVAL;
|
|
|
|
dmic_clk = (1 << (6 + dmic->osr_val)) * 48000;
|
|
|
|
if (dmic->set_parent_rate) {
|
|
ret = clk_set_rate(dmic->clk_pll_a_out0, dmic_clk);
|
|
if (ret) {
|
|
dev_err(&pdev->dev,
|
|
"Can't set dmic parent clock rate: %d\n", ret);
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
ret = clk_set_rate(dmic->clk_dmic, dmic_clk);
|
|
if (ret) {
|
|
dev_err(&pdev->dev, "Can't set dmic clock rate: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
pm_runtime_get_sync(&pdev->dev);
|
|
|
|
ret = clk_prepare_enable(dmic->clk_dmic);
|
|
if (ret) {
|
|
dev_err(&pdev->dev, "clk_enable failed: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
regmap_write(dmic->regmap, TEGRA210_DMIC_ENABLE, 1);
|
|
return ret;
|
|
}
|
|
EXPORT_SYMBOL_GPL(tegra210_dmic_enable);
|
|
|
|
int tegra210_dmic_disable(int id)
|
|
{
|
|
struct tegra210_dmic *dmic;
|
|
struct platform_device *pdev = pdev_bkp[id];
|
|
int ret = 0;
|
|
|
|
if (!pdev) {
|
|
pr_err("No dmic registered for id %d\n", id);
|
|
return -EINVAL;
|
|
}
|
|
|
|
dmic = dev_get_drvdata(&pdev->dev);
|
|
if (!dmic)
|
|
return -EINVAL;
|
|
|
|
clk_disable_unprepare(dmic->clk_dmic);
|
|
|
|
regmap_write(dmic->regmap, TEGRA210_DMIC_ENABLE, 0);
|
|
|
|
pm_runtime_put(&pdev->dev);
|
|
return ret;
|
|
}
|
|
EXPORT_SYMBOL_GPL(tegra210_dmic_disable);
|
|
|
|
int tegra210_dmic_set_start_callback(int id, void (*callback)(void))
|
|
{
|
|
struct tegra210_dmic *dmic;
|
|
struct platform_device *pdev = pdev_bkp[id];
|
|
|
|
if (!pdev) {
|
|
pr_err("No dmic registered for id %d\n", id);
|
|
return -EINVAL;
|
|
}
|
|
|
|
if (!callback)
|
|
return -EINVAL;
|
|
|
|
dmic = dev_get_drvdata(&pdev->dev);
|
|
dmic->start_capture_cb = callback;
|
|
return 0;
|
|
}
|
|
EXPORT_SYMBOL_GPL(tegra210_dmic_set_start_callback);
|
|
|
|
static int tegra210_dmic_startup(struct snd_pcm_substream *substream,
|
|
struct snd_soc_dai *dai)
|
|
{
|
|
struct device *dev = dai->dev;
|
|
struct tegra210_dmic *dmic = snd_soc_dai_get_drvdata(dai);
|
|
int ret;
|
|
|
|
if (dmic->prod_name != NULL) {
|
|
ret = tegra_pinctrl_config_prod(dev, dmic->prod_name);
|
|
if (ret < 0) {
|
|
dev_warn(dev, "Failed to set %s setting\n",
|
|
dmic->prod_name);
|
|
}
|
|
}
|
|
|
|
if (!(tegra_platform_is_unit_fpga() || tegra_platform_is_fpga())) {
|
|
if (!IS_ERR(dmic->pin_active_state) && dmic->is_pinctrl) {
|
|
ret = pinctrl_select_state(dmic->pinctrl,
|
|
dmic->pin_active_state);
|
|
if (ret < 0) {
|
|
dev_err(dev,
|
|
"setting dap pinctrl active state failed\n");
|
|
}
|
|
}
|
|
}
|
|
return 0;
|
|
}
|
|
|
|
static void tegra210_dmic_shutdown(struct snd_pcm_substream *substream,
|
|
struct snd_soc_dai *dai)
|
|
{
|
|
struct device *dev = dai->dev;
|
|
struct tegra210_dmic *dmic = snd_soc_dai_get_drvdata(dai);
|
|
int ret;
|
|
|
|
if (!(tegra_platform_is_unit_fpga() || tegra_platform_is_fpga())) {
|
|
if (!IS_ERR(dmic->pin_idle_state) && dmic->is_pinctrl) {
|
|
ret = pinctrl_select_state(
|
|
dmic->pinctrl, dmic->pin_idle_state);
|
|
if (ret < 0)
|
|
dev_err(dev,
|
|
"setting dap pinctrl idle state failed\n");
|
|
}
|
|
}
|
|
}
|
|
|
|
static int tegra210_dmic_hw_params(struct snd_pcm_substream *substream,
|
|
struct snd_pcm_hw_params *params,
|
|
struct snd_soc_dai *dai)
|
|
{
|
|
struct device *dev = dai->dev;
|
|
struct tegra210_dmic *dmic = snd_soc_dai_get_drvdata(dai);
|
|
int channels, srate, dmic_clk, osr = dmic->osr_val, ret;
|
|
struct tegra210_xbar_cif_conf cif_conf;
|
|
unsigned long long boost_gain;
|
|
int channel_select;
|
|
|
|
memset(&cif_conf, 0, sizeof(struct tegra210_xbar_cif_conf));
|
|
|
|
if (dmic->start_capture_cb && !strcmp(dai->name, "DAP"))
|
|
dmic->start_capture_cb();
|
|
|
|
srate = params_rate(params);
|
|
if (dmic->sample_rate_via_control)
|
|
srate = dmic->sample_rate_via_control;
|
|
|
|
dmic_clk = (1 << (6+osr)) * srate;
|
|
|
|
if (dmic->ch_select == DMIC_CH_SELECT_NONE) {
|
|
channels = 2;
|
|
channel_select = DMIC_CH_SELECT_STEREO;
|
|
} else {
|
|
channels = 1;
|
|
channel_select = dmic->ch_select;
|
|
}
|
|
|
|
cif_conf.client_channels = channels;
|
|
cif_conf.audio_channels = channels;
|
|
|
|
/* For capture path, the mono input from client channel
|
|
* can be converted to stereo with cif controls.
|
|
*/
|
|
if (dmic->tx_mono_to_stereo > 0) {
|
|
cif_conf.mono_conv = dmic->tx_mono_to_stereo - 1;
|
|
cif_conf.audio_channels = 2;
|
|
}
|
|
|
|
if ((tegra_platform_is_unit_fpga() || tegra_platform_is_fpga())) {
|
|
program_dmic_gpio();
|
|
program_dmic_clk(dmic_clk);
|
|
} else {
|
|
if (dmic->set_parent_rate) {
|
|
ret = clk_set_rate(dmic->clk_pll_a_out0, dmic_clk);
|
|
if (ret) {
|
|
dev_err(dev,
|
|
"Can't set dmic parent clock rate: %d\n", ret);
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
ret = clk_set_rate(dmic->clk_dmic, dmic_clk);
|
|
if (ret) {
|
|
dev_err(dev, "Can't set dmic clock rate: %d\n", ret);
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_CTRL,
|
|
TEGRA210_DMIC_CTRL_LRSEL_POLARITY_MASK,
|
|
dmic->lrsel << TEGRA210_DMIC_CTRL_LRSEL_POLARITY_SHIFT);
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_CTRL,
|
|
TEGRA210_DMIC_CTRL_OSR_MASK,
|
|
osr << TEGRA210_DMIC_CTRL_OSR_SHIFT);
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_DBG_CTRL,
|
|
TEGRA210_DMIC_DBG_CTRL_SC_ENABLE,
|
|
TEGRA210_DMIC_DBG_CTRL_SC_ENABLE);
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_DBG_CTRL,
|
|
TEGRA210_DMIC_DBG_CTRL_DCR_ENABLE,
|
|
TEGRA210_DMIC_DBG_CTRL_DCR_ENABLE);
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_CTRL,
|
|
TEGRA210_DMIC_CTRL_CHANNEL_SELECT_MASK,
|
|
channel_select <<
|
|
TEGRA210_DMIC_CTRL_CHANNEL_SELECT_SHIFT);
|
|
|
|
/* Configure LPF for passthrough and use */
|
|
/* its gain register for applying boost; */
|
|
/* Boost Gain control has 100x factor */
|
|
boost_gain = 0x00800000;
|
|
if (dmic->boost_gain > 0) {
|
|
boost_gain = ((boost_gain * dmic->boost_gain) / 100);
|
|
if (boost_gain > 0x7FFFFFFF) {
|
|
dev_warn(dev, "Boost Gain overflow\n");
|
|
boost_gain = 0x7FFFFFFF;
|
|
}
|
|
}
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_FILTER_GAIN,
|
|
(unsigned int)boost_gain);
|
|
|
|
regmap_update_bits(dmic->regmap,
|
|
TEGRA210_DMIC_DBG_CTRL,
|
|
TEGRA210_DMIC_DBG_CTRL_LP_ENABLE,
|
|
TEGRA210_DMIC_DBG_CTRL_LP_ENABLE);
|
|
|
|
/* Configure the two biquads for passthrough, */
|
|
/* i.e. b0=1, b1=0, b2=0, a1=0, a2=0 */
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_0_COEF_0, 0x00800000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_0_COEF_1, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_0_COEF_2, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_0_COEF_3, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_0_COEF_4, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_1_COEF_0, 0x00800000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_1_COEF_1, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_1_COEF_2, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_1_COEF_3, 0x00000000);
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_LP_BIQUAD_1_COEF_4, 0x00000000);
|
|
|
|
switch (params_format(params)) {
|
|
case SNDRV_PCM_FORMAT_S16_LE:
|
|
cif_conf.audio_bits = TEGRA210_AUDIOCIF_BITS_16;
|
|
break;
|
|
case SNDRV_PCM_FORMAT_S32_LE:
|
|
cif_conf.audio_bits = TEGRA210_AUDIOCIF_BITS_32;
|
|
break;
|
|
default:
|
|
dev_err(dev, "Wrong format!\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
if (dmic->format_out)
|
|
cif_conf.audio_bits = tegra210_dmic_fmt_values[dmic->format_out];
|
|
|
|
cif_conf.client_bits = TEGRA210_AUDIOCIF_BITS_24;
|
|
|
|
dmic->soc_data->set_audio_cif(dmic->regmap, TEGRA210_DMIC_TX_CIF_CTRL,
|
|
&cif_conf);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int tegra210_dmic_get_control(struct snd_kcontrol *kcontrol,
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
{
|
|
struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
|
|
struct tegra210_dmic *dmic = snd_soc_codec_get_drvdata(codec);
|
|
|
|
if (strstr(kcontrol->id.name, "Boost"))
|
|
ucontrol->value.integer.value[0] = dmic->boost_gain;
|
|
else if (strstr(kcontrol->id.name, "Mono"))
|
|
ucontrol->value.integer.value[0] = dmic->ch_select;
|
|
else if (strstr(kcontrol->id.name, "TX mono to stereo"))
|
|
ucontrol->value.integer.value[0] =
|
|
dmic->tx_mono_to_stereo;
|
|
else if (strstr(kcontrol->id.name, "output bit format"))
|
|
ucontrol->value.integer.value[0] = dmic->format_out;
|
|
else if (strstr(kcontrol->id.name, "Sample Rate"))
|
|
ucontrol->value.integer.value[0] =
|
|
dmic->sample_rate_via_control;
|
|
else if (strstr(kcontrol->id.name, "OSR Value"))
|
|
ucontrol->value.integer.value[0] = dmic->osr_val;
|
|
else if (strstr(kcontrol->id.name, "LR Select"))
|
|
ucontrol->value.integer.value[0] = dmic->lrsel;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int tegra210_dmic_put_control(struct snd_kcontrol *kcontrol,
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
{
|
|
struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
|
|
struct tegra210_dmic *dmic = snd_soc_codec_get_drvdata(codec);
|
|
int value = ucontrol->value.integer.value[0];
|
|
|
|
if (strstr(kcontrol->id.name, "Boost"))
|
|
dmic->boost_gain = value;
|
|
else if (strstr(kcontrol->id.name, "Mono"))
|
|
dmic->ch_select = ucontrol->value.integer.value[0];
|
|
else if (strstr(kcontrol->id.name, "TX mono to stereo"))
|
|
dmic->tx_mono_to_stereo = value;
|
|
else if (strstr(kcontrol->id.name, "output bit format"))
|
|
dmic->format_out = value;
|
|
else if (strstr(kcontrol->id.name, "Sample Rate"))
|
|
dmic->sample_rate_via_control = value;
|
|
else if (strstr(kcontrol->id.name, "OSR Value"))
|
|
dmic->osr_val = value;
|
|
else if (strstr(kcontrol->id.name, "LR Select"))
|
|
dmic->lrsel = value;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int tegra210_dmic_codec_probe(struct snd_soc_codec *codec)
|
|
{
|
|
struct tegra210_dmic *dmic = snd_soc_codec_get_drvdata(codec);
|
|
|
|
codec->control_data = dmic->regmap;
|
|
dmic->osr_val = TEGRA210_DMIC_OSR_64;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct snd_soc_dai_ops tegra210_dmic_dai_ops = {
|
|
.hw_params = tegra210_dmic_hw_params,
|
|
.set_bclk_ratio = tegra210_dmic_set_dai_bclk_ratio,
|
|
.startup = tegra210_dmic_startup,
|
|
.shutdown = tegra210_dmic_shutdown,
|
|
};
|
|
|
|
static struct snd_soc_dai_driver tegra210_dmic_dais[] = {
|
|
{
|
|
.name = "CIF",
|
|
.capture = {
|
|
.stream_name = "DMIC Transmit",
|
|
.channels_min = 1,
|
|
.channels_max = 2,
|
|
.rates = SNDRV_PCM_RATE_8000_48000,
|
|
.formats = SNDRV_PCM_FMTBIT_S16_LE,
|
|
},
|
|
.ops = &tegra210_dmic_dai_ops,
|
|
.symmetric_rates = 1,
|
|
},
|
|
{
|
|
.name = "DAP",
|
|
.playback = {
|
|
.stream_name = "DMIC Receive",
|
|
.channels_min = 1,
|
|
.channels_max = 2,
|
|
.rates = SNDRV_PCM_RATE_8000_48000,
|
|
.formats = SNDRV_PCM_FMTBIT_S16_LE,
|
|
},
|
|
.ops = &tegra210_dmic_dai_ops,
|
|
.symmetric_rates = 1,
|
|
}
|
|
};
|
|
|
|
static const struct snd_soc_dapm_widget tegra210_dmic_widgets[] = {
|
|
SND_SOC_DAPM_AIF_OUT("DMIC TX", NULL, 0, SND_SOC_NOPM,
|
|
0, 0),
|
|
SND_SOC_DAPM_AIF_IN("DMIC RX", NULL, 0, TEGRA210_DMIC_ENABLE,
|
|
TEGRA210_DMIC_ENABLE_EN_SHIFT, 0),
|
|
};
|
|
|
|
static const struct snd_soc_dapm_route tegra210_dmic_routes[] = {
|
|
{ "DMIC RX", NULL, "DMIC Receive" },
|
|
{ "DMIC TX", NULL, "DMIC RX" },
|
|
{ "DMIC Transmit", NULL, "DMIC TX" },
|
|
};
|
|
|
|
static const char * const tegra210_dmic_ch_select[] = {
|
|
"None", "L", "R",
|
|
};
|
|
|
|
static const struct soc_enum tegra210_dmic_ch_enum =
|
|
SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
|
|
ARRAY_SIZE(tegra210_dmic_ch_select),
|
|
tegra210_dmic_ch_select);
|
|
|
|
static const char * const tegra210_dmic_mono_conv_text[] = {
|
|
"None", "ZERO", "COPY",
|
|
};
|
|
|
|
static const struct soc_enum tegra210_dmic_mono_conv_enum =
|
|
SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
|
|
ARRAY_SIZE(tegra210_dmic_mono_conv_text),
|
|
tegra210_dmic_mono_conv_text);
|
|
|
|
static const char * const tegra210_dmic_format_text[] = {
|
|
"None",
|
|
"16",
|
|
"32",
|
|
};
|
|
|
|
static const struct soc_enum tegra210_dmic_format_enum =
|
|
SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
|
|
ARRAY_SIZE(tegra210_dmic_format_text),
|
|
tegra210_dmic_format_text);
|
|
|
|
static const char * const tegra210_dmic_osr_text[] = {
|
|
"OSR_64", "OSR_128", "OSR_256",
|
|
};
|
|
|
|
static const struct soc_enum tegra210_dmic_osr_enum =
|
|
SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
|
|
ARRAY_SIZE(tegra210_dmic_osr_text),
|
|
tegra210_dmic_osr_text);
|
|
|
|
static const char * const tegra210_dmic_lrsel_text[] = {
|
|
"Left", "Right",
|
|
};
|
|
|
|
static const struct soc_enum tegra210_dmic_lrsel_enum =
|
|
SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
|
|
ARRAY_SIZE(tegra210_dmic_lrsel_text),
|
|
tegra210_dmic_lrsel_text);
|
|
|
|
static const struct snd_kcontrol_new tegra210_dmic_controls[] = {
|
|
SOC_SINGLE_EXT("Boost Gain", 0, 0, 25599, 0,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_ENUM_EXT("Mono Channel Select", tegra210_dmic_ch_enum,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_ENUM_EXT("TX mono to stereo conv", tegra210_dmic_mono_conv_enum,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_ENUM_EXT("output bit format", tegra210_dmic_format_enum,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_SINGLE_EXT("Sample Rate", 0, 0, 48000, 0,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_ENUM_EXT("OSR Value", tegra210_dmic_osr_enum,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
SOC_ENUM_EXT("LR Select", tegra210_dmic_lrsel_enum,
|
|
tegra210_dmic_get_control, tegra210_dmic_put_control),
|
|
};
|
|
|
|
static struct snd_soc_codec_driver tegra210_dmic_codec = {
|
|
.probe = tegra210_dmic_codec_probe,
|
|
.idle_bias_off = 1,
|
|
.component_driver = {
|
|
.dapm_widgets = tegra210_dmic_widgets,
|
|
.num_dapm_widgets = ARRAY_SIZE(tegra210_dmic_widgets),
|
|
.dapm_routes = tegra210_dmic_routes,
|
|
.num_dapm_routes = ARRAY_SIZE(tegra210_dmic_routes),
|
|
.controls = tegra210_dmic_controls,
|
|
.num_controls = ARRAY_SIZE(tegra210_dmic_controls),
|
|
},
|
|
};
|
|
|
|
/* Regmap callback functions */
|
|
static bool tegra210_dmic_wr_reg(struct device *dev, unsigned int reg)
|
|
{
|
|
switch (reg) {
|
|
case TEGRA210_DMIC_TX_INT_MASK:
|
|
case TEGRA210_DMIC_TX_INT_SET:
|
|
case TEGRA210_DMIC_TX_INT_CLEAR:
|
|
case TEGRA210_DMIC_TX_CIF_CTRL:
|
|
|
|
case TEGRA210_DMIC_ENABLE:
|
|
case TEGRA210_DMIC_SOFT_RESET:
|
|
case TEGRA210_DMIC_CG:
|
|
case TEGRA210_DMIC_CTRL:
|
|
return true;
|
|
default:
|
|
if (((reg % 4) == 0) && (reg >= TEGRA210_DMIC_DBG_CTRL) &&
|
|
(reg <= TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_4))
|
|
return true;
|
|
else
|
|
return false;
|
|
};
|
|
}
|
|
|
|
static bool tegra210_dmic_rd_reg(struct device *dev, unsigned int reg)
|
|
{
|
|
switch (reg) {
|
|
case TEGRA210_DMIC_TX_STATUS:
|
|
case TEGRA210_DMIC_TX_INT_STATUS:
|
|
case TEGRA210_DMIC_TX_INT_MASK:
|
|
case TEGRA210_DMIC_TX_INT_SET:
|
|
case TEGRA210_DMIC_TX_INT_CLEAR:
|
|
case TEGRA210_DMIC_TX_CIF_CTRL:
|
|
|
|
case TEGRA210_DMIC_ENABLE:
|
|
case TEGRA210_DMIC_SOFT_RESET:
|
|
case TEGRA210_DMIC_CG:
|
|
case TEGRA210_DMIC_STATUS:
|
|
case TEGRA210_DMIC_INT_STATUS:
|
|
case TEGRA210_DMIC_CTRL:
|
|
return true;
|
|
default:
|
|
if (((reg % 4) == 0) && (reg >= TEGRA210_DMIC_DBG_CTRL) &&
|
|
(reg <= TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_4))
|
|
return true;
|
|
else
|
|
return false;
|
|
};
|
|
}
|
|
|
|
static bool tegra210_dmic_volatile_reg(struct device *dev, unsigned int reg)
|
|
{
|
|
switch (reg) {
|
|
case TEGRA210_DMIC_TX_STATUS:
|
|
case TEGRA210_DMIC_TX_INT_STATUS:
|
|
case TEGRA210_DMIC_TX_INT_SET:
|
|
|
|
case TEGRA210_DMIC_SOFT_RESET:
|
|
case TEGRA210_DMIC_STATUS:
|
|
case TEGRA210_DMIC_INT_STATUS:
|
|
return true;
|
|
default:
|
|
return false;
|
|
};
|
|
}
|
|
|
|
static const struct regmap_config tegra210_dmic_regmap_config = {
|
|
.reg_bits = 32,
|
|
.reg_stride = 4,
|
|
.val_bits = 32,
|
|
.max_register = TEGRA210_DMIC_CORRECTION_BIQUAD_1_COEF_4,
|
|
.writeable_reg = tegra210_dmic_wr_reg,
|
|
.readable_reg = tegra210_dmic_rd_reg,
|
|
.volatile_reg = tegra210_dmic_volatile_reg,
|
|
.precious_reg = NULL,
|
|
.reg_defaults = tegra210_dmic_reg_defaults,
|
|
.num_reg_defaults = ARRAY_SIZE(tegra210_dmic_reg_defaults),
|
|
.cache_type = REGCACHE_FLAT,
|
|
};
|
|
|
|
static const struct tegra210_dmic_soc_data soc_data_tegra210 = {
|
|
.set_audio_cif = tegra210_xbar_set_cif,
|
|
};
|
|
|
|
static const struct of_device_id tegra210_dmic_of_match[] = {
|
|
{ .compatible = "nvidia,tegra210-dmic", .data = &soc_data_tegra210 },
|
|
{},
|
|
};
|
|
|
|
static int tegra210_dmic_platform_probe(struct platform_device *pdev)
|
|
{
|
|
struct tegra210_dmic *dmic;
|
|
struct device_node *np = pdev->dev.of_node;
|
|
struct resource *mem, *memregion;
|
|
void __iomem *regs;
|
|
int ret = 0;
|
|
const struct of_device_id *match;
|
|
struct tegra210_dmic_soc_data *soc_data;
|
|
|
|
match = of_match_device(tegra210_dmic_of_match, &pdev->dev);
|
|
if (!match) {
|
|
dev_err(&pdev->dev, "Error: No device match found\n");
|
|
ret = -ENODEV;
|
|
goto err;
|
|
}
|
|
soc_data = (struct tegra210_dmic_soc_data *)match->data;
|
|
|
|
dmic = devm_kzalloc(&pdev->dev, sizeof(struct tegra210_dmic), GFP_KERNEL);
|
|
if (!dmic) {
|
|
dev_err(&pdev->dev, "Can't allocate dmic\n");
|
|
ret = -ENOMEM;
|
|
goto err;
|
|
}
|
|
|
|
dmic->soc_data = soc_data;
|
|
dmic->is_shutdown = false;
|
|
dmic->prod_name = NULL;
|
|
dev_set_drvdata(&pdev->dev, dmic);
|
|
|
|
if (!(tegra_platform_is_unit_fpga() || tegra_platform_is_fpga())) {
|
|
dmic->clk_dmic = devm_clk_get(&pdev->dev, NULL);
|
|
if (IS_ERR(dmic->clk_dmic)) {
|
|
dev_err(&pdev->dev, "Can't retrieve dmic clock\n");
|
|
ret = PTR_ERR(dmic->clk_dmic);
|
|
goto err;
|
|
}
|
|
|
|
dmic->clk_pll_a_out0 = devm_clk_get(&pdev->dev, "pll_a_out0");
|
|
if (IS_ERR_OR_NULL(dmic->clk_pll_a_out0)) {
|
|
dev_err(&pdev->dev, "Can't retrieve pll_a_out0 clock\n");
|
|
ret = -ENOENT;
|
|
goto err;
|
|
}
|
|
|
|
ret = clk_set_parent(dmic->clk_dmic, dmic->clk_pll_a_out0);
|
|
if (ret) {
|
|
dev_err(&pdev->dev, "Can't set parent of dmic clock\n");
|
|
goto err;
|
|
}
|
|
}
|
|
|
|
mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
if (!mem) {
|
|
dev_err(&pdev->dev, "No memory resource\n");
|
|
ret = -ENODEV;
|
|
goto err;
|
|
}
|
|
|
|
memregion = devm_request_mem_region(&pdev->dev, mem->start,
|
|
resource_size(mem), pdev->name);
|
|
if (!memregion) {
|
|
dev_err(&pdev->dev, "Memory region already claimed\n");
|
|
ret = -EBUSY;
|
|
goto err;
|
|
}
|
|
|
|
regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
|
|
if (!regs) {
|
|
dev_err(&pdev->dev, "ioremap failed\n");
|
|
ret = -ENOMEM;
|
|
goto err;
|
|
}
|
|
|
|
dmic->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
|
|
&tegra210_dmic_regmap_config);
|
|
if (IS_ERR(dmic->regmap)) {
|
|
dev_err(&pdev->dev, "regmap init failed\n");
|
|
ret = PTR_ERR(dmic->regmap);
|
|
goto err;
|
|
}
|
|
regcache_cache_only(dmic->regmap, true);
|
|
|
|
/* Below patch is as per latest POR value */
|
|
regmap_write(dmic->regmap,
|
|
TEGRA210_DMIC_DCR_BIQUAD_0_COEF_4, 0x00000000);
|
|
|
|
dmic->set_parent_rate = of_property_read_bool(np, "set-parent-rate");
|
|
|
|
if (of_property_read_u32(np, "nvidia,ahub-dmic-id",
|
|
&pdev->dev.id) < 0) {
|
|
dev_err(&pdev->dev,
|
|
"Missing property nvidia,ahub-dmic-id\n");
|
|
ret = -ENODEV;
|
|
goto err;
|
|
}
|
|
|
|
pm_runtime_enable(&pdev->dev);
|
|
if (!pm_runtime_enabled(&pdev->dev)) {
|
|
ret = tegra210_dmic_runtime_resume(&pdev->dev);
|
|
if (ret)
|
|
goto err_pm_disable;
|
|
}
|
|
|
|
ret = snd_soc_register_codec(&pdev->dev, &tegra210_dmic_codec,
|
|
tegra210_dmic_dais,
|
|
ARRAY_SIZE(tegra210_dmic_dais));
|
|
if (ret != 0) {
|
|
dev_err(&pdev->dev, "Could not register CODEC: %d\n", ret);
|
|
goto err_suspend;
|
|
}
|
|
|
|
if (of_property_read_string(np, "prod-name", &dmic->prod_name) == 0) {
|
|
ret = tegra_pinctrl_config_prod(&pdev->dev, dmic->prod_name);
|
|
if (ret < 0)
|
|
dev_warn(&pdev->dev, "Failed to set %s setting\n",
|
|
dmic->prod_name);
|
|
}
|
|
|
|
if (of_property_read_u32(np, "nvidia,is-pinctrl",
|
|
&dmic->is_pinctrl) < 0)
|
|
dmic->is_pinctrl = 0;
|
|
|
|
if (dmic->is_pinctrl) {
|
|
dmic->pinctrl = devm_pinctrl_get(&pdev->dev);
|
|
if (IS_ERR(dmic->pinctrl)) {
|
|
dev_warn(&pdev->dev, "Missing pinctrl device\n");
|
|
goto err_dap;
|
|
}
|
|
|
|
dmic->pin_active_state = pinctrl_lookup_state(dmic->pinctrl,
|
|
"dap_active");
|
|
if (IS_ERR(dmic->pin_active_state)) {
|
|
dev_dbg(&pdev->dev, "Missing dap-active state\n");
|
|
goto err_dap;
|
|
}
|
|
|
|
dmic->pin_idle_state = pinctrl_lookup_state(dmic->pinctrl,
|
|
"dap_inactive");
|
|
if (IS_ERR(dmic->pin_idle_state)) {
|
|
dev_dbg(&pdev->dev, "Missing dap-inactive state\n");
|
|
goto err_dap;
|
|
}
|
|
|
|
ret = pinctrl_select_state(dmic->pinctrl, dmic->pin_idle_state);
|
|
if (ret < 0) {
|
|
dev_err(&pdev->dev, "setting state failed\n");
|
|
goto err_dap;
|
|
}
|
|
}
|
|
|
|
err_dap:
|
|
pdev_bkp[pdev->dev.id] = pdev;
|
|
|
|
return 0;
|
|
|
|
err_suspend:
|
|
if (!pm_runtime_status_suspended(&pdev->dev))
|
|
tegra210_dmic_runtime_suspend(&pdev->dev);
|
|
err_pm_disable:
|
|
pm_runtime_disable(&pdev->dev);
|
|
err:
|
|
return ret;
|
|
}
|
|
|
|
static void tegra210_dmic_platform_shutdown(struct platform_device *pdev)
|
|
{
|
|
struct tegra210_dmic *dmic = dev_get_drvdata(&pdev->dev);
|
|
|
|
dmic->is_shutdown = true;
|
|
}
|
|
|
|
static int tegra210_dmic_platform_remove(struct platform_device *pdev)
|
|
{
|
|
struct tegra210_dmic *dmic;
|
|
|
|
dmic = dev_get_drvdata(&pdev->dev);
|
|
snd_soc_unregister_codec(&pdev->dev);
|
|
|
|
pm_runtime_disable(&pdev->dev);
|
|
if (!pm_runtime_status_suspended(&pdev->dev))
|
|
tegra210_dmic_runtime_suspend(&pdev->dev);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct dev_pm_ops tegra210_dmic_pm_ops = {
|
|
SET_RUNTIME_PM_OPS(tegra210_dmic_runtime_suspend,
|
|
tegra210_dmic_runtime_resume, NULL)
|
|
SET_LATE_SYSTEM_SLEEP_PM_OPS(tegra210_dmic_suspend,
|
|
tegra210_dmic_resume)
|
|
};
|
|
|
|
static struct platform_driver tegra210_dmic_driver = {
|
|
.driver = {
|
|
.name = DRV_NAME,
|
|
.owner = THIS_MODULE,
|
|
.of_match_table = tegra210_dmic_of_match,
|
|
.pm = &tegra210_dmic_pm_ops,
|
|
},
|
|
.probe = tegra210_dmic_platform_probe,
|
|
.remove = tegra210_dmic_platform_remove,
|
|
.shutdown = tegra210_dmic_platform_shutdown,
|
|
};
|
|
module_platform_driver(tegra210_dmic_driver)
|
|
|
|
MODULE_AUTHOR("Rahul Mittal <rmittal@nvidia.com>");
|
|
MODULE_DESCRIPTION("Tegra210 DMIC ASoC driver");
|
|
MODULE_LICENSE("GPL");
|
|
MODULE_ALIAS("platform:" DRV_NAME);
|
|
MODULE_DEVICE_TABLE(of, tegra210_dmic_of_match);
|