mirror of
git://nv-tegra.nvidia.com/linux-nv-oot.git
synced 2025-12-24 18:21:35 +03:00
For T23x, we have a separate R5 based cluster named as Display Controller Engine(DCE) to run our Display RM code. This driver will run on CPU with the following functionality: Via debugfs for test and bring-up purposes: 1. Reads the DCE firmware image into DRAM. 2. Sets up DCE AST to cover the DCE firmware image. 3. Sets up R5 reset vector to point to DCE firmware entry point 4. Brings DCE out of reset 5. Dumps various regsiters for debug In production env: 1. Manages interrupts to CPU from DCE 2. Uses bootstrap command interface to define Admin IPC 3. Locks down bootstrap command interface 4. Uses Admin IPC to define message IPC 5. Uses Admin IPC to define message IPC payload area 6. Uses Admin IPC to set IPC channels 6. Uses Admin IPC to define crashdump area (optional) 7. Provides IPC interfaces for any DCE Client running on CCPLEX including Display RM. 8. Uses Admin IPC to set logging level (optional) This patch puts a framework in place with the following features : 1. Firmware Loading 2. AST Configuration 3. DCE Reset with EVP Programming 4. Logging Infra 5. Debugfs Support 6. Interrupt Handling 7. Mailbox Programming 8. IPC Programming 9. DCE Client Interface 10. Ftrace Support for debug purposes Change-Id: Idd28cd9254706c7313f531fcadaa7024a5b344e7 Signed-off-by: Arun Swain <arswain@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-t23x/+/2289865 Reviewed-by: automaticguardword <automaticguardword@nvidia.com> Reviewed-by: Mahesh Kumar <mahkumar@nvidia.com> Reviewed-by: Santosh Galma <galmar@nvidia.com> Reviewed-by: Mitch Luban <mluban@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> GVS: Gerrit_Virtual_Submit Tested-by: Mahesh Kumar <mahkumar@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
43 lines
1.4 KiB
C
43 lines
1.4 KiB
C
/*
|
|
* Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*/
|
|
|
|
#ifndef DCE_HSP_H
|
|
#define DCE_HSP_H
|
|
|
|
#include <linux/types.h>
|
|
|
|
struct tegra_dce;
|
|
|
|
/**
|
|
* DCE HSP Shared Semaphore Utility functions. Description
|
|
* can be found with function definitions.
|
|
*/
|
|
u32 dce_ss_get_state(struct tegra_dce *d, u8 id);
|
|
void dce_ss_set(struct tegra_dce *d, u8 bpos, u8 id);
|
|
void dce_ss_clear(struct tegra_dce *d, u8 bpos, u8 id);
|
|
|
|
/**
|
|
* DCE HSP Shared Mailbox Utility functions. Description
|
|
* can be found with function definitions.
|
|
*/
|
|
void dce_smb_set(struct tegra_dce *d, u32 val, u8 id);
|
|
void dce_smb_set_full_ie(struct tegra_dce *d, bool en, u8 id);
|
|
u32 dce_smb_read_full_ie(struct tegra_dce *d, u8 id);
|
|
void dce_smb_set_empty_ie(struct tegra_dce *d, bool en, u8 id);
|
|
u32 dce_smb_read(struct tegra_dce *d, u8 id);
|
|
u32 dce_hsp_ie_read(struct tegra_dce *d, u8 id);
|
|
void dce_hsp_ie_write(struct tegra_dce *d, u32 val, u8 id);
|
|
u32 dce_hsp_ir_read(struct tegra_dce *d);
|
|
|
|
#endif
|