mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-22 17:36:20 +03:00
gpu: nvgpu: do not disable SM exceptions for BPT_INT
In gr_gk20a_handle_sm_exception(), we disable all SM exceptions
if SM debug mode is set and irrespective of exception type
But we should not disable SM exceptions if the only
exception is BPT_INT
Fix this by checking if only interrupt is BPT_INT and
do not disable SM exceptions in that case
Note that for rest of the exceptions we still need to
disable SM exceptions
Also, remove redudant checks of sm_debugger_attached since
we bail out early if this flag is not set anyways
Bug 200264850
Change-Id: I7732567273fc88f6c98f25372fd8619d92339734
Signed-off-by: Deepak Nibade <dnibade@nvidia.com>
Reviewed-on: http://git-master/r/1487040
(cherry picked from commit f76febb962)
Reviewed-on: http://git-master/r/1496601
GVS: Gerrit_Virtual_Submit
Reviewed-by: Bharat Nihalani <bnihalani@nvidia.com>
This commit is contained in:
committed by
mobile promotions
parent
56f56b5cd9
commit
0057d09aa2
@@ -6136,6 +6136,7 @@ int gr_gk20a_handle_sm_exception(struct gk20a *g, u32 gpc, u32 tpc,
|
||||
{
|
||||
int ret = 0;
|
||||
bool do_warp_sync = false, early_exit = false, ignore_debugger = false;
|
||||
bool disable_sm_exceptions = true;
|
||||
u32 gpc_stride = nvgpu_get_litter_value(g, GPU_LIT_GPC_STRIDE);
|
||||
u32 tpc_in_gpc_stride = nvgpu_get_litter_value(g, GPU_LIT_TPC_IN_GPC_STRIDE);
|
||||
u32 offset = gpc_stride * gpc + tpc_in_gpc_stride * tpc;
|
||||
@@ -6190,9 +6191,17 @@ int gr_gk20a_handle_sm_exception(struct gk20a *g, u32 gpc, u32 tpc,
|
||||
return ret;
|
||||
}
|
||||
|
||||
/* if an sm debugger is attached, disable forwarding of tpc exceptions.
|
||||
* the debugger will reenable exceptions after servicing them. */
|
||||
if (!ignore_debugger && sm_debugger_attached) {
|
||||
/*
|
||||
* Disable forwarding of tpc exceptions,
|
||||
* the debugger will reenable exceptions after servicing them.
|
||||
*
|
||||
* Do not disable exceptions if the only SM exception is BPT_INT
|
||||
*/
|
||||
if ((global_esr == gr_gpc0_tpc0_sm_hww_global_esr_bpt_int_pending_f())
|
||||
&& (warp_esr == 0))
|
||||
disable_sm_exceptions = false;
|
||||
|
||||
if (!ignore_debugger && disable_sm_exceptions) {
|
||||
u32 tpc_exception_en = gk20a_readl(g,
|
||||
gr_gpc0_tpc0_tpccs_tpc_exception_en_r() +
|
||||
offset);
|
||||
@@ -6200,11 +6209,11 @@ int gr_gk20a_handle_sm_exception(struct gk20a *g, u32 gpc, u32 tpc,
|
||||
gk20a_writel(g,
|
||||
gr_gpc0_tpc0_tpccs_tpc_exception_en_r() + offset,
|
||||
tpc_exception_en);
|
||||
gk20a_dbg(gpu_dbg_intr | gpu_dbg_gpu_dbg, "SM debugger attached");
|
||||
gk20a_dbg(gpu_dbg_intr | gpu_dbg_gpu_dbg, "SM Exceptions disabled");
|
||||
}
|
||||
|
||||
/* if a debugger is present and an error has occurred, do a warp sync */
|
||||
if (!ignore_debugger && sm_debugger_attached &&
|
||||
if (!ignore_debugger &&
|
||||
((warp_esr != 0) || ((global_esr & ~global_mask) != 0))) {
|
||||
gk20a_dbg(gpu_dbg_intr, "warp sync needed");
|
||||
do_warp_sync = true;
|
||||
|
||||
Reference in New Issue
Block a user