mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 09:57:08 +03:00
gpu: nvgpu: Remove uses of platform->can_elpg
Remove newly introduced uses of gk20a_platform->can_elpg. Rename the field to can_elpg_init and replace all uses with gk20a->can_elpg. Change-Id: Id6e84d4c16159b5da80c583a8a94a9c5cc2423ec Signed-off-by: Terje Bergstrom <tbergstrom@nvidia.com> Reviewed-on: http://git-master/r/1480955 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
This commit is contained in:
committed by
mobile promotions
parent
39a9e251da
commit
2c822a6388
@@ -106,7 +106,7 @@ static void nvgpu_init_pm_vars(struct gk20a *g)
|
|||||||
g->mscg_enabled =
|
g->mscg_enabled =
|
||||||
nvgpu_platform_is_silicon(g) ? platform->enable_mscg : false;
|
nvgpu_platform_is_silicon(g) ? platform->enable_mscg : false;
|
||||||
g->can_elpg =
|
g->can_elpg =
|
||||||
nvgpu_platform_is_silicon(g) ? platform->can_elpg : false;
|
nvgpu_platform_is_silicon(g) ? platform->can_elpg_init : false;
|
||||||
g->default_pri_timeout = platform->default_pri_timeout;
|
g->default_pri_timeout = platform->default_pri_timeout;
|
||||||
g->aggressive_sync_destroy = platform->aggressive_sync_destroy;
|
g->aggressive_sync_destroy = platform->aggressive_sync_destroy;
|
||||||
g->aggressive_sync_destroy_thresh = platform->aggressive_sync_destroy_thresh;
|
g->aggressive_sync_destroy_thresh = platform->aggressive_sync_destroy_thresh;
|
||||||
|
|||||||
@@ -66,7 +66,7 @@ static struct gk20a_platform nvgpu_pci_device[] = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = false,
|
.can_railgate_init = false,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_elpg = true,
|
.enable_elpg = true,
|
||||||
.enable_elcg = false,
|
.enable_elcg = false,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
@@ -100,7 +100,7 @@ static struct gk20a_platform nvgpu_pci_device[] = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = false,
|
.can_railgate_init = false,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_elpg = true,
|
.enable_elpg = true,
|
||||||
.enable_elcg = false,
|
.enable_elcg = false,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
@@ -134,7 +134,7 @@ static struct gk20a_platform nvgpu_pci_device[] = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = false,
|
.can_railgate_init = false,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_elpg = true,
|
.enable_elpg = true,
|
||||||
.enable_elcg = false,
|
.enable_elcg = false,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
@@ -168,7 +168,7 @@ static struct gk20a_platform nvgpu_pci_device[] = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = false,
|
.can_railgate_init = false,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_elpg = true,
|
.enable_elpg = true,
|
||||||
.enable_elcg = false,
|
.enable_elcg = false,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
|
|||||||
@@ -1206,7 +1206,6 @@ static inline void get_exception_mmu_fault_info(
|
|||||||
void gk20a_fifo_reset_engine(struct gk20a *g, u32 engine_id)
|
void gk20a_fifo_reset_engine(struct gk20a *g, u32 engine_id)
|
||||||
{
|
{
|
||||||
struct fifo_gk20a *f = NULL;
|
struct fifo_gk20a *f = NULL;
|
||||||
struct gk20a_platform *platform;
|
|
||||||
u32 engine_enum = ENGINE_INVAL_GK20A;
|
u32 engine_enum = ENGINE_INVAL_GK20A;
|
||||||
u32 inst_id = 0;
|
u32 inst_id = 0;
|
||||||
struct fifo_engine_info_gk20a *engine_info;
|
struct fifo_engine_info_gk20a *engine_info;
|
||||||
@@ -1217,7 +1216,6 @@ void gk20a_fifo_reset_engine(struct gk20a *g, u32 engine_id)
|
|||||||
return;
|
return;
|
||||||
|
|
||||||
f = &g->fifo;
|
f = &g->fifo;
|
||||||
platform = dev_get_drvdata(g->dev);
|
|
||||||
|
|
||||||
engine_info = gk20a_fifo_get_engine_info(g, engine_id);
|
engine_info = gk20a_fifo_get_engine_info(g, engine_id);
|
||||||
|
|
||||||
@@ -1230,7 +1228,7 @@ void gk20a_fifo_reset_engine(struct gk20a *g, u32 engine_id)
|
|||||||
nvgpu_err(g, "unsupported engine_id %d", engine_id);
|
nvgpu_err(g, "unsupported engine_id %d", engine_id);
|
||||||
|
|
||||||
if (engine_enum == ENGINE_GR_GK20A) {
|
if (engine_enum == ENGINE_GR_GK20A) {
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
gk20a_pmu_disable_elpg(g);
|
gk20a_pmu_disable_elpg(g);
|
||||||
/* resetting engine will alter read/write index.
|
/* resetting engine will alter read/write index.
|
||||||
* need to flush circular buffer before re-enabling FECS.
|
* need to flush circular buffer before re-enabling FECS.
|
||||||
@@ -1243,7 +1241,7 @@ void gk20a_fifo_reset_engine(struct gk20a *g, u32 engine_id)
|
|||||||
/* resetting engine using mc_enable_r() is not
|
/* resetting engine using mc_enable_r() is not
|
||||||
enough, we do full init sequence */
|
enough, we do full init sequence */
|
||||||
gk20a_gr_reset(g);
|
gk20a_gr_reset(g);
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
gk20a_pmu_enable_elpg(g);
|
gk20a_pmu_enable_elpg(g);
|
||||||
}
|
}
|
||||||
if ((engine_enum == ENGINE_GRCE_GK20A) ||
|
if ((engine_enum == ENGINE_GRCE_GK20A) ||
|
||||||
@@ -1468,7 +1466,6 @@ static bool gk20a_fifo_handle_mmu_fault(
|
|||||||
bool id_is_tsg)
|
bool id_is_tsg)
|
||||||
{
|
{
|
||||||
bool fake_fault;
|
bool fake_fault;
|
||||||
struct gk20a_platform *platform = dev_get_drvdata(g->dev);
|
|
||||||
unsigned long fault_id;
|
unsigned long fault_id;
|
||||||
unsigned long engine_mmu_fault_id;
|
unsigned long engine_mmu_fault_id;
|
||||||
bool verbose = true;
|
bool verbose = true;
|
||||||
@@ -1479,7 +1476,7 @@ static bool gk20a_fifo_handle_mmu_fault(
|
|||||||
g->fifo.deferred_reset_pending = false;
|
g->fifo.deferred_reset_pending = false;
|
||||||
|
|
||||||
/* Disable power management */
|
/* Disable power management */
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
gk20a_pmu_disable_elpg(g);
|
gk20a_pmu_disable_elpg(g);
|
||||||
if (g->ops.clock_gating.slcg_gr_load_gating_prod)
|
if (g->ops.clock_gating.slcg_gr_load_gating_prod)
|
||||||
g->ops.clock_gating.slcg_gr_load_gating_prod(g,
|
g->ops.clock_gating.slcg_gr_load_gating_prod(g,
|
||||||
@@ -1678,7 +1675,7 @@ static bool gk20a_fifo_handle_mmu_fault(
|
|||||||
gr_gpfifo_ctl_semaphore_access_enabled_f());
|
gr_gpfifo_ctl_semaphore_access_enabled_f());
|
||||||
|
|
||||||
/* It is safe to enable ELPG again. */
|
/* It is safe to enable ELPG again. */
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
gk20a_pmu_enable_elpg(g);
|
gk20a_pmu_enable_elpg(g);
|
||||||
|
|
||||||
return verbose;
|
return verbose;
|
||||||
|
|||||||
@@ -3126,7 +3126,6 @@ int gk20a_alloc_obj_ctx(struct channel_gk20a *c,
|
|||||||
struct nvgpu_alloc_obj_ctx_args *args)
|
struct nvgpu_alloc_obj_ctx_args *args)
|
||||||
{
|
{
|
||||||
struct gk20a *g = c->g;
|
struct gk20a *g = c->g;
|
||||||
struct gk20a_platform *platform = dev_get_drvdata(g->dev);
|
|
||||||
struct fifo_gk20a *f = &g->fifo;
|
struct fifo_gk20a *f = &g->fifo;
|
||||||
struct channel_ctx_gk20a *ch_ctx = &c->ch_ctx;
|
struct channel_ctx_gk20a *ch_ctx = &c->ch_ctx;
|
||||||
struct tsg_gk20a *tsg = NULL;
|
struct tsg_gk20a *tsg = NULL;
|
||||||
@@ -3281,7 +3280,7 @@ int gk20a_alloc_obj_ctx(struct channel_gk20a *c,
|
|||||||
|
|
||||||
args->flags |= NVGPU_ALLOC_OBJ_FLAGS_LOCKBOOST_ZERO;
|
args->flags |= NVGPU_ALLOC_OBJ_FLAGS_LOCKBOOST_ZERO;
|
||||||
|
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
gk20a_pmu_enable_elpg(g);
|
gk20a_pmu_enable_elpg(g);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|||||||
@@ -42,7 +42,7 @@ struct gk20a_platform {
|
|||||||
bool can_railgate_init;
|
bool can_railgate_init;
|
||||||
|
|
||||||
/* Should be populated at probe. */
|
/* Should be populated at probe. */
|
||||||
bool can_elpg;
|
bool can_elpg_init;
|
||||||
|
|
||||||
/* Should be populated at probe. */
|
/* Should be populated at probe. */
|
||||||
bool has_syncpoints;
|
bool has_syncpoints;
|
||||||
|
|||||||
@@ -53,7 +53,7 @@ struct gk20a_platform vgpu_tegra_platform = {
|
|||||||
|
|
||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.can_railgate_init = false,
|
.can_railgate_init = false,
|
||||||
.can_elpg = false,
|
.can_elpg_init = false,
|
||||||
.enable_slcg = false,
|
.enable_slcg = false,
|
||||||
.enable_blcg = false,
|
.enable_blcg = false,
|
||||||
.enable_elcg = false,
|
.enable_elcg = false,
|
||||||
|
|||||||
@@ -4936,7 +4936,6 @@ clean_up:
|
|||||||
int gk20a_pmu_pg_global_enable(struct gk20a *g, u32 enable_pg)
|
int gk20a_pmu_pg_global_enable(struct gk20a *g, u32 enable_pg)
|
||||||
{
|
{
|
||||||
u32 status = 0;
|
u32 status = 0;
|
||||||
struct gk20a_platform *platform = dev_get_drvdata(g->dev);
|
|
||||||
|
|
||||||
if (enable_pg == true) {
|
if (enable_pg == true) {
|
||||||
if (g->ops.pmu.pmu_pg_engines_feature_list &&
|
if (g->ops.pmu.pmu_pg_engines_feature_list &&
|
||||||
@@ -4946,7 +4945,7 @@ int gk20a_pmu_pg_global_enable(struct gk20a *g, u32 enable_pg)
|
|||||||
if (g->ops.pmu.pmu_lpwr_enable_pg)
|
if (g->ops.pmu.pmu_lpwr_enable_pg)
|
||||||
status = g->ops.pmu.pmu_lpwr_enable_pg(g,
|
status = g->ops.pmu.pmu_lpwr_enable_pg(g,
|
||||||
true);
|
true);
|
||||||
} else if (g->support_pmu && platform->can_elpg)
|
} else if (g->support_pmu && g->can_elpg)
|
||||||
status = gk20a_pmu_enable_elpg(g);
|
status = gk20a_pmu_enable_elpg(g);
|
||||||
} else if (enable_pg == false) {
|
} else if (enable_pg == false) {
|
||||||
if (g->ops.pmu.pmu_pg_engines_feature_list &&
|
if (g->ops.pmu.pmu_pg_engines_feature_list &&
|
||||||
@@ -4956,7 +4955,7 @@ int gk20a_pmu_pg_global_enable(struct gk20a *g, u32 enable_pg)
|
|||||||
if (g->ops.pmu.pmu_lpwr_disable_pg)
|
if (g->ops.pmu.pmu_lpwr_disable_pg)
|
||||||
status = g->ops.pmu.pmu_lpwr_disable_pg(g,
|
status = g->ops.pmu.pmu_lpwr_disable_pg(g,
|
||||||
true);
|
true);
|
||||||
} else if (g->support_pmu && platform->can_elpg)
|
} else if (g->support_pmu && g->can_elpg)
|
||||||
status = gk20a_pmu_disable_elpg(g);
|
status = gk20a_pmu_disable_elpg(g);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|||||||
@@ -337,7 +337,6 @@ u32 nvgpu_lpwr_is_rppg_supported(struct gk20a *g, u32 pstate_num)
|
|||||||
int nvgpu_lpwr_enable_pg(struct gk20a *g, bool pstate_lock)
|
int nvgpu_lpwr_enable_pg(struct gk20a *g, bool pstate_lock)
|
||||||
{
|
{
|
||||||
struct pmu_gk20a *pmu = &g->pmu;
|
struct pmu_gk20a *pmu = &g->pmu;
|
||||||
struct gk20a_platform *platform = dev_get_drvdata(g->dev);
|
|
||||||
u32 status = 0;
|
u32 status = 0;
|
||||||
u32 is_mscg_supported = 0;
|
u32 is_mscg_supported = 0;
|
||||||
u32 is_rppg_supported = 0;
|
u32 is_rppg_supported = 0;
|
||||||
@@ -364,7 +363,7 @@ int nvgpu_lpwr_enable_pg(struct gk20a *g, bool pstate_lock)
|
|||||||
is_rppg_supported = nvgpu_lpwr_is_rppg_supported(g,
|
is_rppg_supported = nvgpu_lpwr_is_rppg_supported(g,
|
||||||
present_pstate);
|
present_pstate);
|
||||||
if (is_rppg_supported) {
|
if (is_rppg_supported) {
|
||||||
if (g->support_pmu && platform->can_elpg)
|
if (g->support_pmu && g->can_elpg)
|
||||||
status = gk20a_pmu_enable_elpg(g);
|
status = gk20a_pmu_enable_elpg(g);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|||||||
@@ -1053,7 +1053,7 @@ struct gk20a_platform gk20a_tegra_platform = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = true,
|
.can_railgate_init = true,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
.enable_blcg = true,
|
.enable_blcg = true,
|
||||||
.enable_elcg = true,
|
.enable_elcg = true,
|
||||||
@@ -1110,7 +1110,7 @@ struct gk20a_platform gm20b_tegra_platform = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.railgate_delay_init = 500,
|
.railgate_delay_init = 500,
|
||||||
.can_railgate_init = true,
|
.can_railgate_init = true,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
.enable_blcg = true,
|
.enable_blcg = true,
|
||||||
.enable_elcg = true,
|
.enable_elcg = true,
|
||||||
|
|||||||
@@ -387,7 +387,7 @@ struct gk20a_platform gp10b_tegra_platform = {
|
|||||||
/* power management configuration */
|
/* power management configuration */
|
||||||
.can_railgate_init = true,
|
.can_railgate_init = true,
|
||||||
.enable_elpg = true,
|
.enable_elpg = true,
|
||||||
.can_elpg = true,
|
.can_elpg_init = true,
|
||||||
.enable_blcg = true,
|
.enable_blcg = true,
|
||||||
.enable_slcg = true,
|
.enable_slcg = true,
|
||||||
.enable_elcg = true,
|
.enable_elcg = true,
|
||||||
|
|||||||
Reference in New Issue
Block a user