gpu: nvgpu: Split HUB and GPC MMU debug mode set

HUB and GPC MMU debug modes were set in the same function. This
introduced a dependency from FB code to GR registers. Split setting
of GPC MMU debug mode to GR HAL.

Change-Id: I003446f9dfa147f526bd01d3b6130f4037d9b183
Signed-off-by: Terje Bergstrom <tbergstrom@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/1801420
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
This commit is contained in:
Terje Bergstrom
2018-08-16 14:05:02 -07:00
committed by mobile promotions
parent a18f364fd2
commit 8a76e8b491
11 changed files with 27 additions and 8 deletions

View File

@@ -35,7 +35,6 @@
#include <nvgpu/hw/gm20b/hw_fb_gm20b.h> #include <nvgpu/hw/gm20b/hw_fb_gm20b.h>
#include <nvgpu/hw/gm20b/hw_gmmu_gm20b.h> #include <nvgpu/hw/gm20b/hw_gmmu_gm20b.h>
#include <nvgpu/hw/gm20b/hw_gr_gm20b.h>
#define VPR_INFO_FETCH_WAIT (5) #define VPR_INFO_FETCH_WAIT (5)
#define WPR_INFO_ADDR_ALIGNMENT 0x0000000c #define WPR_INFO_ADDR_ALIGNMENT 0x0000000c
@@ -209,15 +208,13 @@ bool gm20b_fb_debug_mode_enabled(struct gk20a *g)
void gm20b_fb_set_debug_mode(struct gk20a *g, bool enable) void gm20b_fb_set_debug_mode(struct gk20a *g, bool enable)
{ {
u32 reg_val, fb_debug_ctrl, gpc_debug_ctrl; u32 reg_val, fb_debug_ctrl;
if (enable) { if (enable) {
fb_debug_ctrl = fb_mmu_debug_ctrl_debug_enabled_f(); fb_debug_ctrl = fb_mmu_debug_ctrl_debug_enabled_f();
gpc_debug_ctrl = gr_gpcs_pri_mmu_debug_ctrl_debug_enabled_f();
g->mmu_debug_ctrl = true; g->mmu_debug_ctrl = true;
} else { } else {
fb_debug_ctrl = fb_mmu_debug_ctrl_debug_disabled_f(); fb_debug_ctrl = fb_mmu_debug_ctrl_debug_disabled_f();
gpc_debug_ctrl = gr_gpcs_pri_mmu_debug_ctrl_debug_disabled_f();
g->mmu_debug_ctrl = false; g->mmu_debug_ctrl = false;
} }
@@ -226,8 +223,5 @@ void gm20b_fb_set_debug_mode(struct gk20a *g, bool enable)
fb_mmu_debug_ctrl_debug_m(), fb_debug_ctrl); fb_mmu_debug_ctrl_debug_m(), fb_debug_ctrl);
gk20a_writel(g, fb_mmu_debug_ctrl_r(), reg_val); gk20a_writel(g, fb_mmu_debug_ctrl_r(), reg_val);
reg_val = gk20a_readl(g, gr_gpcs_pri_mmu_debug_ctrl_r()); g->ops.gr.set_debug_mode(g, enable);
reg_val = set_field(reg_val,
gr_gpcs_pri_mmu_debug_ctrl_debug_m(), gpc_debug_ctrl);
gk20a_writel(g, gr_gpcs_pri_mmu_debug_ctrl_r(), reg_val);
} }

View File

@@ -509,6 +509,7 @@ struct gpu_ops {
enum ctxsw_addr_type addr_type, u32 num_tpcs, enum ctxsw_addr_type addr_type, u32 num_tpcs,
u32 num_ppcs, u32 reg_list_ppc_count, u32 num_ppcs, u32 reg_list_ppc_count,
u32 *__offset_in_segment); u32 *__offset_in_segment);
void (*set_debug_mode)(struct gk20a *g, bool enable);
} gr; } gr;
struct { struct {
void (*init_hw)(struct gk20a *g); void (*init_hw)(struct gk20a *g);

View File

@@ -1516,3 +1516,19 @@ u32 gr_gm20b_get_pmm_per_chiplet_offset(void)
{ {
return (perf_pmmsys_extent_v() - perf_pmmsys_base_v() + 1); return (perf_pmmsys_extent_v() - perf_pmmsys_base_v() + 1);
} }
void gm20b_gr_set_debug_mode(struct gk20a *g, bool enable)
{
u32 reg_val, gpc_debug_ctrl;
if (enable) {
gpc_debug_ctrl = gr_gpcs_pri_mmu_debug_ctrl_debug_enabled_f();
} else {
gpc_debug_ctrl = gr_gpcs_pri_mmu_debug_ctrl_debug_disabled_f();
}
reg_val = gk20a_readl(g, gr_gpcs_pri_mmu_debug_ctrl_r());
reg_val = set_field(reg_val,
gr_gpcs_pri_mmu_debug_ctrl_debug_m(), gpc_debug_ctrl);
gk20a_writel(g, gr_gpcs_pri_mmu_debug_ctrl_r(), reg_val);
}

View File

@@ -127,4 +127,5 @@ int gr_gm20b_get_preemption_mode_flags(struct gk20a *g,
void gm20b_gr_clear_sm_hww(struct gk20a *g, u32 gpc, u32 tpc, u32 sm, void gm20b_gr_clear_sm_hww(struct gk20a *g, u32 gpc, u32 tpc, u32 sm,
u32 global_esr); u32 global_esr);
u32 gr_gm20b_get_pmm_per_chiplet_offset(void); u32 gr_gm20b_get_pmm_per_chiplet_offset(void);
void gm20b_gr_set_debug_mode(struct gk20a *g, bool enable);
#endif #endif

View File

@@ -329,6 +329,7 @@ static const struct gpu_ops gm20b_ops = {
.commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers, .commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = fb_gk20a_reset, .reset = fb_gk20a_reset,

View File

@@ -403,6 +403,7 @@ static const struct gpu_ops gp106_ops = {
.commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers, .commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = gp106_fb_reset, .reset = gp106_fb_reset,

View File

@@ -365,6 +365,7 @@ static const struct gpu_ops gp10b_ops = {
.commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers, .commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = fb_gk20a_reset, .reset = fb_gk20a_reset,

View File

@@ -459,6 +459,7 @@ static const struct gpu_ops gv100_ops = {
.get_nonpes_aware_tpc = gr_gv11b_get_nonpes_aware_tpc, .get_nonpes_aware_tpc = gr_gv11b_get_nonpes_aware_tpc,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = gv100_fb_reset, .reset = gv100_fb_reset,

View File

@@ -422,6 +422,7 @@ static const struct gpu_ops gv11b_ops = {
.get_nonpes_aware_tpc = gr_gv11b_get_nonpes_aware_tpc, .get_nonpes_aware_tpc = gr_gv11b_get_nonpes_aware_tpc,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = gv11b_fb_reset, .reset = gv11b_fb_reset,

View File

@@ -235,6 +235,7 @@ static const struct gpu_ops vgpu_gp10b_ops = {
.commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers, .commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = NULL, .reset = NULL,

View File

@@ -272,6 +272,7 @@ static const struct gpu_ops vgpu_gv11b_ops = {
.commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers, .commit_global_ctx_buffers = gr_gk20a_commit_global_ctx_buffers,
.get_offset_in_gpccs_segment = .get_offset_in_gpccs_segment =
gr_gk20a_get_offset_in_gpccs_segment, gr_gk20a_get_offset_in_gpccs_segment,
.set_debug_mode = gm20b_gr_set_debug_mode,
}, },
.fb = { .fb = {
.reset = NULL, .reset = NULL,