diff --git a/drivers/gpu/nvgpu/include/nvgpu/hw/gv11b/hw_falcon_gv11b.h b/drivers/gpu/nvgpu/include/nvgpu/hw/gv11b/hw_falcon_gv11b.h
new file mode 100644
index 000000000..6bdc5fd19
--- /dev/null
+++ b/drivers/gpu/nvgpu/include/nvgpu/hw/gv11b/hw_falcon_gv11b.h
@@ -0,0 +1,557 @@
+/*
+ * Copyright (c) 2017, NVIDIA CORPORATION. All rights reserved.
+ *
+ * This program is free software; you can redistribute it and/or modify it
+ * under the terms and conditions of the GNU General Public License,
+ * version 2, as published by the Free Software Foundation.
+ *
+ * This program is distributed in the hope it will be useful, but WITHOUT
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
+ * more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program. If not, see .
+ */
+/*
+ * Function naming determines intended use:
+ *
+ * _r(void) : Returns the offset for register .
+ *
+ * _o(void) : Returns the offset for element .
+ *
+ * _w(void) : Returns the word offset for word (4 byte) element .
+ *
+ * __s(void) : Returns size of field of register in bits.
+ *
+ * __f(u32 v) : Returns a value based on 'v' which has been shifted
+ * and masked to place it at field of register . This value
+ * can be |'d with others to produce a full register value for
+ * register .
+ *
+ * __m(void) : Returns a mask for field of register . This
+ * value can be ~'d and then &'d to clear the value of field for
+ * register .
+ *
+ * ___f(void) : Returns the constant value after being shifted
+ * to place it at field of register . This value can be |'d
+ * with others to produce a full register value for .
+ *
+ * __v(u32 r) : Returns the value of field from a full register
+ * value 'r' after being shifted to place its LSB at bit 0.
+ * This value is suitable for direct comparison with other unshifted
+ * values appropriate for use in field of register .
+ *
+ * ___v(void) : Returns the constant value for defined for
+ * field of register . This value is suitable for direct
+ * comparison with unshifted values appropriate for use in field
+ * of register .
+ */
+#ifndef _hw_falcon_gv11b_h_
+#define _hw_falcon_gv11b_h_
+
+static inline u32 falcon_falcon_irqsset_r(void)
+{
+ return 0x00000000;
+}
+static inline u32 falcon_falcon_irqsset_swgen0_set_f(void)
+{
+ return 0x40;
+}
+static inline u32 falcon_falcon_irqsclr_r(void)
+{
+ return 0x00000004;
+}
+static inline u32 falcon_falcon_irqstat_r(void)
+{
+ return 0x00000008;
+}
+static inline u32 falcon_falcon_irqstat_halt_true_f(void)
+{
+ return 0x10;
+}
+static inline u32 falcon_falcon_irqstat_exterr_true_f(void)
+{
+ return 0x20;
+}
+static inline u32 falcon_falcon_irqstat_swgen0_true_f(void)
+{
+ return 0x40;
+}
+static inline u32 falcon_falcon_irqmode_r(void)
+{
+ return 0x0000000c;
+}
+static inline u32 falcon_falcon_irqmset_r(void)
+{
+ return 0x00000010;
+}
+static inline u32 falcon_falcon_irqmset_gptmr_f(u32 v)
+{
+ return (v & 0x1) << 0;
+}
+static inline u32 falcon_falcon_irqmset_wdtmr_f(u32 v)
+{
+ return (v & 0x1) << 1;
+}
+static inline u32 falcon_falcon_irqmset_mthd_f(u32 v)
+{
+ return (v & 0x1) << 2;
+}
+static inline u32 falcon_falcon_irqmset_ctxsw_f(u32 v)
+{
+ return (v & 0x1) << 3;
+}
+static inline u32 falcon_falcon_irqmset_halt_f(u32 v)
+{
+ return (v & 0x1) << 4;
+}
+static inline u32 falcon_falcon_irqmset_exterr_f(u32 v)
+{
+ return (v & 0x1) << 5;
+}
+static inline u32 falcon_falcon_irqmset_swgen0_f(u32 v)
+{
+ return (v & 0x1) << 6;
+}
+static inline u32 falcon_falcon_irqmset_swgen1_f(u32 v)
+{
+ return (v & 0x1) << 7;
+}
+static inline u32 falcon_falcon_irqmclr_r(void)
+{
+ return 0x00000014;
+}
+static inline u32 falcon_falcon_irqmclr_gptmr_f(u32 v)
+{
+ return (v & 0x1) << 0;
+}
+static inline u32 falcon_falcon_irqmclr_wdtmr_f(u32 v)
+{
+ return (v & 0x1) << 1;
+}
+static inline u32 falcon_falcon_irqmclr_mthd_f(u32 v)
+{
+ return (v & 0x1) << 2;
+}
+static inline u32 falcon_falcon_irqmclr_ctxsw_f(u32 v)
+{
+ return (v & 0x1) << 3;
+}
+static inline u32 falcon_falcon_irqmclr_halt_f(u32 v)
+{
+ return (v & 0x1) << 4;
+}
+static inline u32 falcon_falcon_irqmclr_exterr_f(u32 v)
+{
+ return (v & 0x1) << 5;
+}
+static inline u32 falcon_falcon_irqmclr_swgen0_f(u32 v)
+{
+ return (v & 0x1) << 6;
+}
+static inline u32 falcon_falcon_irqmclr_swgen1_f(u32 v)
+{
+ return (v & 0x1) << 7;
+}
+static inline u32 falcon_falcon_irqmclr_ext_f(u32 v)
+{
+ return (v & 0xff) << 8;
+}
+static inline u32 falcon_falcon_irqmask_r(void)
+{
+ return 0x00000018;
+}
+static inline u32 falcon_falcon_irqdest_r(void)
+{
+ return 0x0000001c;
+}
+static inline u32 falcon_falcon_irqdest_host_gptmr_f(u32 v)
+{
+ return (v & 0x1) << 0;
+}
+static inline u32 falcon_falcon_irqdest_host_wdtmr_f(u32 v)
+{
+ return (v & 0x1) << 1;
+}
+static inline u32 falcon_falcon_irqdest_host_mthd_f(u32 v)
+{
+ return (v & 0x1) << 2;
+}
+static inline u32 falcon_falcon_irqdest_host_ctxsw_f(u32 v)
+{
+ return (v & 0x1) << 3;
+}
+static inline u32 falcon_falcon_irqdest_host_halt_f(u32 v)
+{
+ return (v & 0x1) << 4;
+}
+static inline u32 falcon_falcon_irqdest_host_exterr_f(u32 v)
+{
+ return (v & 0x1) << 5;
+}
+static inline u32 falcon_falcon_irqdest_host_swgen0_f(u32 v)
+{
+ return (v & 0x1) << 6;
+}
+static inline u32 falcon_falcon_irqdest_host_swgen1_f(u32 v)
+{
+ return (v & 0x1) << 7;
+}
+static inline u32 falcon_falcon_irqdest_host_ext_f(u32 v)
+{
+ return (v & 0xff) << 8;
+}
+static inline u32 falcon_falcon_irqdest_target_gptmr_f(u32 v)
+{
+ return (v & 0x1) << 16;
+}
+static inline u32 falcon_falcon_irqdest_target_wdtmr_f(u32 v)
+{
+ return (v & 0x1) << 17;
+}
+static inline u32 falcon_falcon_irqdest_target_mthd_f(u32 v)
+{
+ return (v & 0x1) << 18;
+}
+static inline u32 falcon_falcon_irqdest_target_ctxsw_f(u32 v)
+{
+ return (v & 0x1) << 19;
+}
+static inline u32 falcon_falcon_irqdest_target_halt_f(u32 v)
+{
+ return (v & 0x1) << 20;
+}
+static inline u32 falcon_falcon_irqdest_target_exterr_f(u32 v)
+{
+ return (v & 0x1) << 21;
+}
+static inline u32 falcon_falcon_irqdest_target_swgen0_f(u32 v)
+{
+ return (v & 0x1) << 22;
+}
+static inline u32 falcon_falcon_irqdest_target_swgen1_f(u32 v)
+{
+ return (v & 0x1) << 23;
+}
+static inline u32 falcon_falcon_irqdest_target_ext_f(u32 v)
+{
+ return (v & 0xff) << 24;
+}
+static inline u32 falcon_falcon_curctx_r(void)
+{
+ return 0x00000050;
+}
+static inline u32 falcon_falcon_nxtctx_r(void)
+{
+ return 0x00000054;
+}
+static inline u32 falcon_falcon_mailbox0_r(void)
+{
+ return 0x00000040;
+}
+static inline u32 falcon_falcon_mailbox1_r(void)
+{
+ return 0x00000044;
+}
+static inline u32 falcon_falcon_itfen_r(void)
+{
+ return 0x00000048;
+}
+static inline u32 falcon_falcon_itfen_ctxen_enable_f(void)
+{
+ return 0x1;
+}
+static inline u32 falcon_falcon_idlestate_r(void)
+{
+ return 0x0000004c;
+}
+static inline u32 falcon_falcon_idlestate_falcon_busy_v(u32 r)
+{
+ return (r >> 0) & 0x1;
+}
+static inline u32 falcon_falcon_idlestate_ext_busy_v(u32 r)
+{
+ return (r >> 1) & 0x7fff;
+}
+static inline u32 falcon_falcon_os_r(void)
+{
+ return 0x00000080;
+}
+static inline u32 falcon_falcon_engctl_r(void)
+{
+ return 0x000000a4;
+}
+static inline u32 falcon_falcon_cpuctl_r(void)
+{
+ return 0x00000100;
+}
+static inline u32 falcon_falcon_cpuctl_startcpu_f(u32 v)
+{
+ return (v & 0x1) << 1;
+}
+static inline u32 falcon_falcon_cpuctl_halt_intr_f(u32 v)
+{
+ return (v & 0x1) << 4;
+}
+static inline u32 falcon_falcon_cpuctl_halt_intr_m(void)
+{
+ return 0x1 << 4;
+}
+static inline u32 falcon_falcon_cpuctl_halt_intr_v(u32 r)
+{
+ return (r >> 4) & 0x1;
+}
+static inline u32 falcon_falcon_cpuctl_cpuctl_alias_en_f(u32 v)
+{
+ return (v & 0x1) << 6;
+}
+static inline u32 falcon_falcon_cpuctl_cpuctl_alias_en_m(void)
+{
+ return 0x1 << 6;
+}
+static inline u32 falcon_falcon_cpuctl_cpuctl_alias_en_v(u32 r)
+{
+ return (r >> 6) & 0x1;
+}
+static inline u32 falcon_falcon_cpuctl_alias_r(void)
+{
+ return 0x00000130;
+}
+static inline u32 falcon_falcon_cpuctl_alias_startcpu_f(u32 v)
+{
+ return (v & 0x1) << 1;
+}
+static inline u32 falcon_falcon_imemc_r(u32 i)
+{
+ return 0x00000180 + i*16;
+}
+static inline u32 falcon_falcon_imemc_offs_f(u32 v)
+{
+ return (v & 0x3f) << 2;
+}
+static inline u32 falcon_falcon_imemc_blk_f(u32 v)
+{
+ return (v & 0xff) << 8;
+}
+static inline u32 falcon_falcon_imemc_aincw_f(u32 v)
+{
+ return (v & 0x1) << 24;
+}
+static inline u32 falcon_falcon_imemd_r(u32 i)
+{
+ return 0x00000184 + i*16;
+}
+static inline u32 falcon_falcon_imemt_r(u32 i)
+{
+ return 0x00000188 + i*16;
+}
+static inline u32 falcon_falcon_sctl_r(void)
+{
+ return 0x00000240;
+}
+static inline u32 falcon_falcon_mmu_phys_sec_r(void)
+{
+ return 0x00100ce4;
+}
+static inline u32 falcon_falcon_bootvec_r(void)
+{
+ return 0x00000104;
+}
+static inline u32 falcon_falcon_bootvec_vec_f(u32 v)
+{
+ return (v & 0xffffffff) << 0;
+}
+static inline u32 falcon_falcon_dmactl_r(void)
+{
+ return 0x0000010c;
+}
+static inline u32 falcon_falcon_dmactl_dmem_scrubbing_m(void)
+{
+ return 0x1 << 1;
+}
+static inline u32 falcon_falcon_dmactl_imem_scrubbing_m(void)
+{
+ return 0x1 << 2;
+}
+static inline u32 falcon_falcon_dmactl_require_ctx_f(u32 v)
+{
+ return (v & 0x1) << 0;
+}
+static inline u32 falcon_falcon_hwcfg_r(void)
+{
+ return 0x00000108;
+}
+static inline u32 falcon_falcon_hwcfg_imem_size_v(u32 r)
+{
+ return (r >> 0) & 0x1ff;
+}
+static inline u32 falcon_falcon_hwcfg_dmem_size_v(u32 r)
+{
+ return (r >> 9) & 0x1ff;
+}
+static inline u32 falcon_falcon_hwcfg1_r(void)
+{
+ return 0x0000012c;
+}
+static inline u32 falcon_falcon_hwcfg1_core_rev_v(u32 r)
+{
+ return (r >> 0) & 0xf;
+}
+static inline u32 falcon_falcon_hwcfg1_security_model_v(u32 r)
+{
+ return (r >> 4) & 0x3;
+}
+static inline u32 falcon_falcon_dmatrfbase_r(void)
+{
+ return 0x00000110;
+}
+static inline u32 falcon_falcon_dmatrfbase1_r(void)
+{
+ return 0x00000128;
+}
+static inline u32 falcon_falcon_dmatrfmoffs_r(void)
+{
+ return 0x00000114;
+}
+static inline u32 falcon_falcon_dmatrfcmd_r(void)
+{
+ return 0x00000118;
+}
+static inline u32 falcon_falcon_dmatrfcmd_imem_f(u32 v)
+{
+ return (v & 0x1) << 4;
+}
+static inline u32 falcon_falcon_dmatrfcmd_write_f(u32 v)
+{
+ return (v & 0x1) << 5;
+}
+static inline u32 falcon_falcon_dmatrfcmd_size_f(u32 v)
+{
+ return (v & 0x7) << 8;
+}
+static inline u32 falcon_falcon_dmatrfcmd_ctxdma_f(u32 v)
+{
+ return (v & 0x7) << 12;
+}
+static inline u32 falcon_falcon_dmatrffboffs_r(void)
+{
+ return 0x0000011c;
+}
+static inline u32 falcon_falcon_exterraddr_r(void)
+{
+ return 0x00000168;
+}
+static inline u32 falcon_falcon_exterrstat_r(void)
+{
+ return 0x0000016c;
+}
+static inline u32 falcon_falcon_exterrstat_valid_m(void)
+{
+ return 0x1 << 31;
+}
+static inline u32 falcon_falcon_exterrstat_valid_v(u32 r)
+{
+ return (r >> 31) & 0x1;
+}
+static inline u32 falcon_falcon_exterrstat_valid_true_v(void)
+{
+ return 0x00000001;
+}
+static inline u32 falcon_falcon_icd_cmd_r(void)
+{
+ return 0x00000200;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_s(void)
+{
+ return 4;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_f(u32 v)
+{
+ return (v & 0xf) << 0;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_m(void)
+{
+ return 0xf << 0;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_v(u32 r)
+{
+ return (r >> 0) & 0xf;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_rreg_f(void)
+{
+ return 0x8;
+}
+static inline u32 falcon_falcon_icd_cmd_opc_rstat_f(void)
+{
+ return 0xe;
+}
+static inline u32 falcon_falcon_icd_cmd_idx_f(u32 v)
+{
+ return (v & 0x1f) << 8;
+}
+static inline u32 falcon_falcon_icd_rdata_r(void)
+{
+ return 0x0000020c;
+}
+static inline u32 falcon_falcon_dmemc_r(u32 i)
+{
+ return 0x000001c0 + i*8;
+}
+static inline u32 falcon_falcon_dmemc_offs_f(u32 v)
+{
+ return (v & 0x3f) << 2;
+}
+static inline u32 falcon_falcon_dmemc_offs_m(void)
+{
+ return 0x3f << 2;
+}
+static inline u32 falcon_falcon_dmemc_blk_f(u32 v)
+{
+ return (v & 0xff) << 8;
+}
+static inline u32 falcon_falcon_dmemc_blk_m(void)
+{
+ return 0xff << 8;
+}
+static inline u32 falcon_falcon_dmemc_aincw_f(u32 v)
+{
+ return (v & 0x1) << 24;
+}
+static inline u32 falcon_falcon_dmemc_aincr_f(u32 v)
+{
+ return (v & 0x1) << 25;
+}
+static inline u32 falcon_falcon_dmemd_r(u32 i)
+{
+ return 0x000001c4 + i*8;
+}
+static inline u32 falcon_falcon_debug1_r(void)
+{
+ return 0x00000090;
+}
+static inline u32 falcon_falcon_debug1_ctxsw_mode_s(void)
+{
+ return 1;
+}
+static inline u32 falcon_falcon_debug1_ctxsw_mode_f(u32 v)
+{
+ return (v & 0x1) << 16;
+}
+static inline u32 falcon_falcon_debug1_ctxsw_mode_m(void)
+{
+ return 0x1 << 16;
+}
+static inline u32 falcon_falcon_debug1_ctxsw_mode_v(u32 r)
+{
+ return (r >> 16) & 0x1;
+}
+static inline u32 falcon_falcon_debug1_ctxsw_mode_init_f(void)
+{
+ return 0x0;
+}
+static inline u32 falcon_falcon_debuginfo_r(void)
+{
+ return 0x00000094;
+}
+#endif