/* * GV11B syncpt cmdbuf * * Copyright (c) 2018-2022, NVIDIA CORPORATION. All rights reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. */ #include #include #include #include "syncpt_cmdbuf_gv11b.h" #ifdef CONFIG_NVGPU_KERNEL_MODE_SUBMIT void gv11b_syncpt_add_wait_cmd(struct gk20a *g, struct priv_cmd_entry *cmd, u32 id, u32 thresh, u64 gpu_va_base) { u64 gpu_va = gpu_va_base + nvgpu_nvhost_syncpt_unit_interface_get_byte_offset(g, id); u32 data[] = { /* sema_addr_lo */ 0x20010017, nvgpu_safe_cast_u64_to_u32(gpu_va & 0xffffffffU), /* sema_addr_hi */ 0x20010018, nvgpu_safe_cast_u64_to_u32((gpu_va >> 32U) & 0xffU), /* payload_lo */ 0x20010019, thresh, /* payload_hi : ignored */ 0x2001001a, 0U, /* sema_execute : acq_circ_geq | switch_en */ 0x2001001b, U32(0x3) | BIT32(12U), }; nvgpu_log_fn(g, " "); nvgpu_priv_cmdbuf_append(g, cmd, data, ARRAY_SIZE(data)); } u32 gv11b_syncpt_get_wait_cmd_size(void) { return 10U; } u32 gv11b_syncpt_get_incr_per_release(void) { return 1U; } void gv11b_syncpt_add_incr_cmd(struct gk20a *g, struct priv_cmd_entry *cmd, u32 id, u64 gpu_va, bool wfi) { u32 data[] = { /* sema_addr_lo */ 0x20010017, nvgpu_safe_cast_u64_to_u32(gpu_va & 0xffffffffU), /* sema_addr_hi */ 0x20010018, nvgpu_safe_cast_u64_to_u32((gpu_va >> 32U) & 0xffU), /* payload_lo */ 0x20010019, 0, /* payload_hi : ignored */ 0x2001001a, 0, /* sema_execute : release | wfi | 32bit */ 0x2001001b, (0x1U | ((u32)(wfi ? 0x1U : 0x0U) << 20U)), }; (void)id; nvgpu_log_fn(g, " "); nvgpu_priv_cmdbuf_append(g, cmd, data, ARRAY_SIZE(data)); } u32 gv11b_syncpt_get_incr_cmd_size(bool wfi_cmd) { (void)wfi_cmd; return 10U; } #endif