/* * Copyright (c) 2021, NVIDIA CORPORATION. All rights reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. */ #include #include #include #include #include #include "cic_priv.h" void nvgpu_report_ecc_err(struct gk20a *g, u32 hw_unit, u32 inst, u32 err_id, u64 err_addr, u64 err_count) { int err = 0; struct nvgpu_err_desc *err_desc = NULL; struct nvgpu_err_msg err_pkt; if (g->ops.cic.report_err == NULL) { cic_dbg(g, "CIC does not support reporting error " "to safety services"); return; } err = nvgpu_cic_get_err_desc(g, hw_unit, err_id, &err_desc); if (err != 0) { nvgpu_err(g, "Failed to get err_desc for " "err_id (%u) for hw module (%u)", err_id, hw_unit); goto handle_report_failure; } nvgpu_init_ecc_err_msg(&err_pkt); err_pkt.hw_unit_id = hw_unit; err_pkt.err_id = err_desc->error_id; err_pkt.is_critical = err_desc->is_critical; err_pkt.err_info.ecc_info.header.sub_unit_id = inst; err_pkt.err_info.ecc_info.header.address = err_addr; err_pkt.err_info.ecc_info.err_cnt = err_count; err_pkt.err_desc = err_desc; err_pkt.err_size = nvgpu_safe_cast_u64_to_u8( sizeof(err_pkt.err_info.ecc_info)); if (g->ops.cic.report_err != NULL) { err = g->ops.cic.report_err(g, (void *)&err_pkt, sizeof(err_pkt), err_desc->is_critical); if (err != 0) { nvgpu_err(g, "Failed to report ECC error: hw_unit=%u, inst=%u, " "err_id=%u, err_addr=%llu, err_count=%llu", hw_unit, inst, err_id, err_addr, err_count); } } handle_report_failure: if (err != 0) { nvgpu_sw_quiesce(g); } } void nvgpu_inject_ecc_swerror(struct gk20a *g, u32 hw_unit, u32 err_index, u32 inst) { u64 err_addr, err_count; err_addr = (u64)ERR_INJECT_TEST_PATTERN; err_count = (u64)ERR_INJECT_TEST_PATTERN; nvgpu_report_ecc_err(g, hw_unit, inst, err_index, err_addr, err_count); }