mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-24 02:22:34 +03:00
Renamed the following HALs - syncpt.alloc_syncpt_buf -> syncpt.alloc_buf - syncpt.free_syncpt_buf -> syncpt.free_buf - syncpt.add_syncpt_wait_cmd -> syncpt.add_wait_cmd - syncpt.get_syncpt_wait_cmd_size -> syncpt.get_wait_cmd_size - syncpt.get_syncpt_incr_per_release -> syncpt.get_incr_per_release - syncpt.add_syncpt_incr_cmd -> syncpt.add_incr_cmd - syncpt.get_syncpt_incr_cmd_size -> syncpt.get_incr_cmd_size - syncpt.get_sync_ro_map -> syncpt.get_sync_ro_map - sema.get_sema_wait_cmd_size -> sema.get_wait_cmd_size - sema.get_sema_incr_cmd_size -> sema.get_incr_cmd_size - sema.add_sema_cmd -> sema.add_cmd Renamed HAL implementations as: - gk20a_alloc_syncpt_buf -> gk20a_syncpt_alloc_buf - gk20a_free_syncpt_buf -> gk20a_syncpt_free_buf - gk20a_add_syncpt_wait_cmd -> gk20a_syncpt_add_wait_cmd - gk20a_get_syncpt_wait_cmd_size -> gk20a_syncpt_get_wait_cmd_size - gk20a_get_syncpt_incr_per_release -> gk20a_syncpt_get_incr_per_release - gk20a_add_syncpt_incr_cmd -> gk20a_syncpt_add_incr_cmd - gk20a_get_syncpt_incr_cmd_size -> gk20a_syncpt_get_incr_cmd_size - gv11b_alloc_syncpt_buf -> gv11b_syncpt_alloc_buf - gv11b_free_syncpt_buf -> gv11b_syncpt_free_buf - gv11b_add_syncpt_wait_cmd -> gv11b_syncpt_add_wait_cmd - gv11b_get_syncpt_wait_cmd_size -> gv11b_syncpt_get_wait_cmd_size - gv11b_add_syncpt_incr_cmd -> gv11b_syncpt_add_incr_cmd - gv11b_get_syncpt_incr_cmd_size -> gv11b_syncpt_get_incr_cmd_size - gv11b_get_syncpt_incr_per_release -> gv11b_syncpt_get_incr_per_release - gv11b_get_sync_ro_map -> gv11b_syncpt_get_sync_ro_map - gk20a_get_sema_wait_cmd_size -> gk20a_sema_get_wait_cmd_size - gk20a_get_sema_incr_cmd_size -> gk20a_sema_get_incr_cmd_size - gk20a_add_sema_cmd -> gk20a_sema_add_cmd - gv11b_get_sema_wait_cmd_size -> gv11b_sema_get_wait_cmd_size - gv11b_get_sema_incr_cmd_size -> gv11b_sema_get_incr_cmd_size - gv11b_add_sema_cmd -> gv11b_sema_add_cmd Jira NVGPU-1984 Jira NVGPU-1986 Change-Id: I3eb3f669093588df422a82c54fa1ca64788a490c Signed-off-by: Thomas Fleury <tfleury@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/2096374 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
80 lines
2.6 KiB
C
80 lines
2.6 KiB
C
/*
|
|
* GV11B sema cmdbuf
|
|
*
|
|
* Copyright (c) 2018, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <nvgpu/nvgpu_mem.h>
|
|
#include <nvgpu/semaphore.h>
|
|
#include <nvgpu/gk20a.h>
|
|
#include <nvgpu/channel.h>
|
|
|
|
#include "sema_cmdbuf_gv11b.h"
|
|
|
|
u32 gv11b_sema_get_wait_cmd_size(void)
|
|
{
|
|
return 10U;
|
|
}
|
|
|
|
u32 gv11b_sema_get_incr_cmd_size(void)
|
|
{
|
|
return 12U;
|
|
}
|
|
|
|
void gv11b_sema_add_cmd(struct gk20a *g,
|
|
struct nvgpu_semaphore *s, u64 sema_va,
|
|
struct priv_cmd_entry *cmd,
|
|
u32 off, bool acquire, bool wfi)
|
|
{
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
/* sema_addr_lo */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x20010017);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, sema_va & 0xffffffffULL);
|
|
|
|
/* sema_addr_hi */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x20010018);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, (sema_va >> 32ULL) & 0xffULL);
|
|
|
|
/* payload_lo */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x20010019);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, nvgpu_semaphore_get_value(s));
|
|
|
|
/* payload_hi : ignored */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x2001001a);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0);
|
|
|
|
if (acquire) {
|
|
/* sema_execute : acq_strict_geq | switch_en | 32bit */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x2001001b);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, U32(0x2) | BIT32(12));
|
|
} else {
|
|
/* sema_execute : release | wfi | 32bit */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x2001001b);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++,
|
|
U32(0x1) | ((wfi ? U32(0x1) : U32(0x0)) << 20U));
|
|
|
|
/* non_stall_int : payload is ignored */
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0x20010008);
|
|
nvgpu_mem_wr32(g, cmd->mem, off++, 0);
|
|
}
|
|
}
|