mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-25 02:52:51 +03:00
Add clock arbiter skeleton with support of clock sessions, notifications on clock changes, request numbering, and asynchronous handling of clock requests. Provides minimum behaviour to allow unit tests implementation. Actual arbitration and clock settings will be done separately. For now, dummy arbiter keeps last requested target mhz. Actual arbiter may move to a lockless implementation. Jira DNVGPU-125 Change-Id: I6a8e443fb0d15dc5f1993e7260256d71acddd106 Signed-off-by: Thomas Fleury <tfleury@nvidia.com> Reviewed-on: http://git-master/r/1223476 (cherry picked from commit cb130825d84e4124d273bd443e2b62d493377461) Reviewed-on: http://git-master/r/1243105 GVS: Gerrit_Virtual_Submit Reviewed-by: Terje Bergstrom <tbergstrom@nvidia.com>
96 lines
2.1 KiB
C
96 lines
2.1 KiB
C
/*
|
|
* Copyright (c) 2016, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*/
|
|
|
|
#include "gk20a/gk20a.h"
|
|
|
|
#include "clk/clk_arb.h"
|
|
#include "clk_arb_gp106.h"
|
|
|
|
static u32 gp106_get_arbiter_clk_domains(struct gk20a *g)
|
|
{
|
|
(void)g;
|
|
return (CTRL_CLK_DOMAIN_MCLK|CTRL_CLK_DOMAIN_GPC2CLK);
|
|
}
|
|
|
|
static int gp106_get_arbiter_clk_range(struct gk20a *g, u32 api_domain,
|
|
u16 *min_mhz, u16 *max_mhz)
|
|
{
|
|
enum nv_pmu_clk_clkwhich clkwhich;
|
|
struct clk_set_info *p0_info;
|
|
struct clk_set_info *p5_info;
|
|
|
|
switch (api_domain) {
|
|
case CTRL_CLK_DOMAIN_MCLK:
|
|
clkwhich = clkwhich_mclk;
|
|
break;
|
|
|
|
case CTRL_CLK_DOMAIN_GPC2CLK:
|
|
clkwhich = clkwhich_gpc2clk;
|
|
break;
|
|
|
|
default:
|
|
return -EINVAL;
|
|
}
|
|
|
|
p5_info = pstate_get_clk_set_info(g,
|
|
CTRL_PERF_PSTATE_P5, clkwhich);
|
|
if (!p5_info)
|
|
return -EINVAL;
|
|
|
|
p0_info = pstate_get_clk_set_info(g,
|
|
CTRL_PERF_PSTATE_P0, clkwhich);
|
|
if (!p0_info)
|
|
return -EINVAL;
|
|
|
|
*min_mhz = p5_info->min_mhz;
|
|
*max_mhz = p0_info->max_mhz;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int gp106_get_arbiter_clk_default(struct gk20a *g, u32 api_domain,
|
|
u16 *default_mhz)
|
|
{
|
|
enum nv_pmu_clk_clkwhich clkwhich;
|
|
struct clk_set_info *p0_info;
|
|
|
|
switch (api_domain) {
|
|
case CTRL_CLK_DOMAIN_MCLK:
|
|
clkwhich = clkwhich_mclk;
|
|
break;
|
|
|
|
case CTRL_CLK_DOMAIN_GPC2CLK:
|
|
clkwhich = clkwhich_gpc2clk;
|
|
break;
|
|
|
|
default:
|
|
return -EINVAL;
|
|
}
|
|
|
|
p0_info = pstate_get_clk_set_info(g,
|
|
CTRL_PERF_PSTATE_P0, clkwhich);
|
|
if (!p0_info)
|
|
return -EINVAL;
|
|
|
|
*default_mhz = p0_info->max_mhz;
|
|
|
|
return 0;
|
|
}
|
|
|
|
void gp106_init_clk_arb_ops(struct gpu_ops *gops)
|
|
{
|
|
gops->clk_arb.get_arbiter_clk_domains = gp106_get_arbiter_clk_domains;
|
|
gops->clk_arb.get_arbiter_clk_range = gp106_get_arbiter_clk_range;
|
|
gops->clk_arb.get_arbiter_clk_default = gp106_get_arbiter_clk_default;
|
|
}
|