Files
linux-nvgpu/drivers/gpu/nvgpu/hal/rc/rc_gv11b.c
Deepak Nibade 649a2b57a8 gpu: nvgpu: add debugger flag for hal.gr.gr unit
Add NVGPU_DEBUGGER flag for common.hal.gr.gr unit and corresponding
hals.

Also add this flag for deferred reset functionality

Jira NVGPU-3506

Change-Id: Iee4fbc1305346bb4d779cd69e8fd5539cb07206b
Signed-off-by: Deepak Nibade <dnibade@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/2130149
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
2019-06-06 16:28:44 -07:00

311 lines
8.5 KiB
C

/*
* Copyright (c) 2015-2019, NVIDIA CORPORATION. All rights reserved.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
* DEALINGS IN THE SOFTWARE.
*/
#include <nvgpu/bug.h>
#include <nvgpu/gmmu.h>
#include <nvgpu/soc.h>
#include <nvgpu/debug.h>
#include <nvgpu/mm.h>
#include <nvgpu/log2.h>
#include <nvgpu/io.h>
#include <nvgpu/utils.h>
#include <nvgpu/fifo.h>
#include <nvgpu/engines.h>
#include <nvgpu/rc.h>
#include <nvgpu/runlist.h>
#include <nvgpu/gk20a.h>
#include <nvgpu/channel.h>
#include <nvgpu/nvgpu_err.h>
#include <nvgpu/power_features/power_features.h>
#include <nvgpu/gr/fecs_trace.h>
#include <nvgpu/preempt.h>
#ifdef NVGPU_FEATURE_LS_PMU
#include <nvgpu/pmu/mutex.h>
#endif
#include "rc_gv11b.h"
#include <nvgpu/hw/gv11b/hw_fifo_gv11b.h>
static void gv11b_fifo_locked_abort_runlist_active_tsgs(struct gk20a *g,
unsigned int rc_type,
u32 runlists_mask)
{
struct nvgpu_fifo *f = &g->fifo;
struct nvgpu_tsg *tsg = NULL;
unsigned long tsgid;
struct nvgpu_runlist_info *runlist = NULL;
#ifdef NVGPU_FEATURE_LS_PMU
u32 token = PMU_INVALID_MUTEX_OWNER_ID;
int mutex_ret = 0;
#endif
int err;
u32 i;
nvgpu_err(g, "abort active tsgs of runlists set in "
"runlists_mask: 0x%08x", runlists_mask);
#ifdef NVGPU_FEATURE_LS_PMU
/* runlist_lock are locked by teardown */
mutex_ret = nvgpu_pmu_lock_acquire(g, g->pmu,
PMU_MUTEX_ID_FIFO, &token);
#endif
for (i = 0U; i < f->num_runlists; i++) {
runlist = &f->active_runlist_info[i];
if ((runlists_mask & BIT32(runlist->runlist_id)) == 0U) {
continue;
}
nvgpu_log(g, gpu_dbg_info, "abort runlist id %d",
runlist->runlist_id);
for_each_set_bit(tsgid, runlist->active_tsgs, f->num_channels) {
tsg = &g->fifo.tsg[tsgid];
if (!tsg->abortable) {
nvgpu_log(g, gpu_dbg_info,
"tsg %lu is not abortable, skipping",
tsgid);
continue;
}
nvgpu_log(g, gpu_dbg_info, "abort tsg id %lu", tsgid);
g->ops.tsg.disable(tsg);
nvgpu_tsg_reset_faulted_eng_pbdma(g, tsg, true, true);
#ifdef CONFIG_GK20A_CTXSW_TRACE
nvgpu_gr_fecs_trace_add_tsg_reset(g, tsg);
#endif
#ifdef NVGPU_DEBUGGER
if (!g->fifo.deferred_reset_pending) {
#endif
if (rc_type == RC_TYPE_MMU_FAULT) {
nvgpu_tsg_set_ctx_mmu_error(g, tsg);
/*
* Mark error (returned verbose flag is
* ignored since it is not needed here)
*/
(void) nvgpu_tsg_mark_error(g, tsg);
}
#ifdef NVGPU_DEBUGGER
}
#endif
/*
* remove all entries from this runlist; don't wait for
* the update to finish on hw.
*/
err = nvgpu_runlist_update_locked(g,
runlist->runlist_id, NULL, false, false);
if (err != 0) {
nvgpu_err(g, "runlist id %d is not cleaned up",
runlist->runlist_id);
}
nvgpu_tsg_abort(g, tsg, false);
nvgpu_log(g, gpu_dbg_info, "aborted tsg id %lu", tsgid);
}
}
#ifdef NVGPU_FEATURE_LS_PMU
if (mutex_ret == 0) {
err = nvgpu_pmu_lock_release(g, g->pmu, PMU_MUTEX_ID_FIFO,
&token);
if (err != 0) {
nvgpu_err(g, "PMU_MUTEX_ID_FIFO not released err=%d",
err);
}
}
#endif
}
void gv11b_fifo_recover(struct gk20a *g, u32 act_eng_bitmask,
u32 id, unsigned int id_type, unsigned int rc_type,
struct mmu_fault_info *mmufault)
{
struct nvgpu_tsg *tsg = NULL;
u32 runlists_mask, i;
unsigned long bit;
unsigned long bitmask;
u32 pbdma_bitmask = 0U;
struct nvgpu_runlist_info *runlist = NULL;
u32 engine_id;
struct nvgpu_fifo *f = &g->fifo;
#ifdef NVGPU_DEBUGGER
u32 client_type = ~U32(0U);
bool deferred_reset_pending = false;
#endif
nvgpu_log_info(g, "acquire engines_reset_mutex");
nvgpu_mutex_acquire(&f->engines_reset_mutex);
/* acquire runlist_lock for num_runlists */
nvgpu_log_fn(g, "acquire runlist_lock for active runlists");
nvgpu_runlist_lock_active_runlists(g);
g->ops.fifo.intr_set_recover_mask(g);
/* get tsg */
if (id != INVAL_ID && id_type == ID_TYPE_TSG) {
tsg = &g->fifo.tsg[id];
}
/* get runlists mask */
nvgpu_log(g, gpu_dbg_info, "id = %d, id_type = %d, rc_type = %d, "
"act_eng_bitmask = 0x%x, mmufault ptr = 0x%p",
id, id_type, rc_type, act_eng_bitmask, mmufault);
if (rc_type == RC_TYPE_MMU_FAULT && mmufault != NULL) {
if(mmufault->faulted_pbdma != INVAL_ID) {
pbdma_bitmask = BIT32(mmufault->faulted_pbdma);
}
}
runlists_mask = nvgpu_runlist_get_runlists_mask(g, id, id_type,
act_eng_bitmask, pbdma_bitmask);
/*
* release runlist lock for the runlists that are not
* being recovered
*/
nvgpu_runlist_unlock_runlists(g, ~runlists_mask);
/* Disable runlist scheduler */
nvgpu_fifo_runlist_set_state(g, runlists_mask, RUNLIST_DISABLED);
if (nvgpu_cg_pg_disable(g) != 0) {
nvgpu_warn(g, "fail to disable power mgmt");
}
if (rc_type == RC_TYPE_MMU_FAULT) {
gk20a_debug_dump(g);
#ifdef NVGPU_DEBUGGER
client_type = mmufault->client_type;
#endif
nvgpu_tsg_reset_faulted_eng_pbdma(g, tsg, true, true);
}
if (tsg != NULL) {
g->ops.tsg.disable(tsg);
}
/*
* Even though TSG preempt timed out, the RC sequence would by design
* require s/w to issue another preempt.
* If recovery includes an ENGINE_RESET, to not have race conditions,
* use RUNLIST_PREEMPT to kick all work off, and cancel any context
* load which may be pending. This is also needed to make sure
* that all PBDMAs serving the engine are not loaded when engine is
* reset.
*/
g->ops.fifo.preempt_runlists_for_rc(g, runlists_mask);
/*
* For each PBDMA which serves the runlist, poll to verify the TSG is no
* longer on the PBDMA and the engine phase of the preempt has started.
*/
if (tsg != NULL) {
nvgpu_preempt_poll_tsg_on_pbdma(g, tsg);
}
#ifdef NVGPU_DEBUGGER
nvgpu_mutex_acquire(&f->deferred_reset_mutex);
g->fifo.deferred_reset_pending = false;
nvgpu_mutex_release(&f->deferred_reset_mutex);
#endif
/* check if engine reset should be deferred */
for (i = 0U; i < f->num_runlists; i++) {
runlist = &f->active_runlist_info[i];
if (((runlists_mask & BIT32(runlist->runlist_id)) == 0U) ||
(runlist->reset_eng_bitmask == 0U)) {
continue;
}
bitmask = runlist->reset_eng_bitmask;
for_each_set_bit(bit, &bitmask, f->max_engines) {
engine_id = U32(bit);
#ifdef NVGPU_DEBUGGER
if ((tsg != NULL) && nvgpu_engine_should_defer_reset(g,
engine_id, client_type, false)) {
f->deferred_fault_engines |= BIT64(engine_id);
/* handled during channel free */
nvgpu_mutex_acquire(&f->deferred_reset_mutex);
f->deferred_reset_pending = true;
nvgpu_mutex_release(&f->deferred_reset_mutex);
deferred_reset_pending = true;
nvgpu_log(g, gpu_dbg_intr | gpu_dbg_gpu_dbg,
"sm debugger attached, deferring "
"channel recovery to channel free");
} else {
#endif
nvgpu_engine_reset(g, engine_id);
#ifdef NVGPU_DEBUGGER
}
#endif
}
}
#ifdef CONFIG_GK20A_CTXSW_TRACE
if (tsg != NULL)
nvgpu_gr_fecs_trace_add_tsg_reset(g, tsg);
#endif
if (tsg != NULL) {
#ifdef NVGPU_DEBUGGER
if (deferred_reset_pending) {
g->ops.tsg.disable(tsg);
} else {
#endif
if (rc_type == RC_TYPE_MMU_FAULT) {
nvgpu_tsg_set_ctx_mmu_error(g, tsg);
}
(void)nvgpu_tsg_mark_error(g, tsg);
nvgpu_tsg_abort(g, tsg, false);
#ifdef NVGPU_DEBUGGER
}
#endif
} else {
gv11b_fifo_locked_abort_runlist_active_tsgs(g, rc_type,
runlists_mask);
}
nvgpu_fifo_runlist_set_state(g, runlists_mask, RUNLIST_ENABLED);
if (nvgpu_cg_pg_enable(g) != 0) {
nvgpu_warn(g, "fail to enable power mgmt");
}
g->ops.fifo.intr_unset_recover_mask(g);
/* release runlist_lock for the recovered runlists */
nvgpu_runlist_unlock_runlists(g, runlists_mask);
nvgpu_log_info(g, "release engines_reset_mutex");
nvgpu_mutex_release(&f->engines_reset_mutex);
}