mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-22 17:36:20 +03:00
CIC (Central Interrupt controller) will be responsible for the interrupt handling. common.cic unit is the placeholder for all interrupt related code. Move interrupt related defines and Public APIs present in common.mc to common.cic. Note: The common.mc interrupts related struct definitions are not moved as part of this patch. Adapt the code to use interrupt handling related defines and public APIs migrated from common.mc to common.cic JIRA NVGPU-6899 Change-Id: I747e2b556c0dd66d58d74ee5bb36768b9370d276 Signed-off-by: Tejal Kudav <tkudav@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvgpu/+/2535618 Reviewed-by: svc-mobile-coverity <svc-mobile-coverity@nvidia.com> Reviewed-by: svc-mobile-cert <svc-mobile-cert@nvidia.com> Reviewed-by: svc_kernel_abi <svc_kernel_abi@nvidia.com> Reviewed-by: Deepak Nibade <dnibade@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> GVS: Gerrit_Virtual_Submit Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
149 lines
4.1 KiB
C
149 lines
4.1 KiB
C
/*
|
|
* GV100 master
|
|
*
|
|
* Copyright (c) 2016-2021, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <nvgpu/types.h>
|
|
#include <nvgpu/io.h>
|
|
#include <nvgpu/mc.h>
|
|
#include <nvgpu/cic.h>
|
|
#include <nvgpu/gk20a.h>
|
|
#include <nvgpu/bug.h>
|
|
#include <nvgpu/engines.h>
|
|
|
|
#include "mc_gp10b.h"
|
|
#include "mc_gv100.h"
|
|
|
|
#include <nvgpu/hw/gv100/hw_mc_gv100.h>
|
|
|
|
bool gv100_mc_is_intr_nvlink_pending(struct gk20a *g, u32 mc_intr_0)
|
|
{
|
|
return ((mc_intr_0 & mc_intr_nvlink_pending_f()) != 0U);
|
|
}
|
|
|
|
bool gv100_mc_is_stall_and_eng_intr_pending(struct gk20a *g, u32 engine_id,
|
|
u32 *eng_intr_pending)
|
|
{
|
|
u32 mc_intr_0 = nvgpu_readl(g, mc_intr_r(NVGPU_CIC_INTR_STALLING));
|
|
u32 stall_intr, eng_intr_mask;
|
|
|
|
eng_intr_mask = nvgpu_engine_act_interrupt_mask(g, engine_id);
|
|
*eng_intr_pending = mc_intr_0 & eng_intr_mask;
|
|
|
|
stall_intr = mc_intr_pfifo_pending_f() |
|
|
mc_intr_hub_pending_f() |
|
|
mc_intr_priv_ring_pending_f() |
|
|
mc_intr_pbus_pending_f() |
|
|
mc_intr_ltc_pending_f() |
|
|
mc_intr_nvlink_pending_f();
|
|
|
|
nvgpu_log(g, gpu_dbg_info | gpu_dbg_intr,
|
|
"mc_intr_0 = 0x%08x, eng_intr = 0x%08x",
|
|
mc_intr_0 & stall_intr, *eng_intr_pending);
|
|
|
|
return (mc_intr_0 & (eng_intr_mask | stall_intr)) != 0U;
|
|
}
|
|
|
|
static u32 gv100_mc_unit_reset_mask(struct gk20a *g, u32 unit)
|
|
{
|
|
u32 mask = 0U;
|
|
|
|
switch (unit) {
|
|
case NVGPU_UNIT_FIFO:
|
|
mask = mc_enable_pfifo_enabled_f();
|
|
break;
|
|
case NVGPU_UNIT_PERFMON:
|
|
mask = mc_enable_perfmon_enabled_f();
|
|
break;
|
|
case NVGPU_UNIT_GRAPH:
|
|
mask = mc_enable_pgraph_enabled_f();
|
|
break;
|
|
case NVGPU_UNIT_BLG:
|
|
mask = mc_enable_blg_enabled_f();
|
|
break;
|
|
#ifdef CONFIG_NVGPU_HAL_NON_FUSA
|
|
case NVGPU_UNIT_PWR:
|
|
mask = mc_enable_pwr_enabled_f();
|
|
break;
|
|
#endif
|
|
case NVGPU_UNIT_NVDEC:
|
|
mask = mc_enable_nvdec_enabled_f();
|
|
break;
|
|
case NVGPU_UNIT_NVLINK:
|
|
mask = BIT32(g->nvlink.ioctrl_table[0].reset_enum);
|
|
break;
|
|
case NVGPU_UNIT_CE2:
|
|
mask = mc_enable_ce2_enabled_f();
|
|
break;
|
|
default:
|
|
WARN(1, "unknown reset unit %d", unit);
|
|
break;
|
|
}
|
|
|
|
return mask;
|
|
}
|
|
|
|
static u32 gv100_mc_get_unit_reset_mask(struct gk20a *g, u32 units)
|
|
{
|
|
u32 mask = 0U;
|
|
unsigned long i = 0U;
|
|
unsigned long units_bitmask = units;
|
|
|
|
for_each_set_bit(i, &units_bitmask, 32U) {
|
|
mask |= gv100_mc_unit_reset_mask(g, BIT32(i));
|
|
}
|
|
return mask;
|
|
}
|
|
|
|
int gv100_mc_enable_units(struct gk20a *g, u32 units, bool enable)
|
|
{
|
|
u32 mc_enable_val = 0U;
|
|
u32 reg_val = 0U;
|
|
u32 mask = gv100_mc_get_unit_reset_mask(g, units);
|
|
|
|
nvgpu_log(g, gpu_dbg_info, "%s units: mc_enable mask = 0x%08x",
|
|
(enable ? "enable" : "disable"), mask);
|
|
if (enable) {
|
|
nvgpu_udelay(MC_RESET_DELAY_US);
|
|
}
|
|
|
|
nvgpu_spinlock_acquire(&g->mc.enable_lock);
|
|
reg_val = nvgpu_readl(g, mc_enable_r());
|
|
if (enable) {
|
|
mc_enable_val = reg_val | mask;
|
|
} else {
|
|
mc_enable_val = reg_val & (~mask);
|
|
}
|
|
nvgpu_writel(g, mc_enable_r(), mc_enable_val);
|
|
reg_val = nvgpu_readl(g, mc_enable_r());
|
|
nvgpu_spinlock_release(&g->mc.enable_lock);
|
|
|
|
nvgpu_udelay(MC_ENABLE_DELAY_US);
|
|
|
|
if (reg_val != mc_enable_val) {
|
|
nvgpu_err(g, "Failed to %s units: mc_enable mask = 0x%08x",
|
|
(enable ? "enable" : "disable"), mask);
|
|
return -EINVAL;
|
|
}
|
|
return 0U;
|
|
}
|