mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 09:57:08 +03:00
In the current code, gk20a.h includes io.h which gets directly included in a lot of other files. io.h contains methods which uses a struct gk20a as a parameter leading to a circular dependency between io.h and gk20a.h. This can be mitigated by removing io.h from gk20a.h as part of larger effort to moving gk20a.h to nvgpu/gk20a.h JIRA NVGPU-597 Change-Id: I93e504fa9371b88152737b342a75580c65e8f712 Signed-off-by: Debarshi Dutta <ddutta@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1787316 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
763 lines
19 KiB
C
763 lines
19 KiB
C
/*
|
|
* Virtualized GPU Fifo
|
|
*
|
|
* Copyright (c) 2014-2018, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <trace/events/gk20a.h>
|
|
|
|
#include <nvgpu/kmem.h>
|
|
#include <nvgpu/dma.h>
|
|
#include <nvgpu/atomic.h>
|
|
#include <nvgpu/bug.h>
|
|
#include <nvgpu/barrier.h>
|
|
#include <nvgpu/io.h>
|
|
#include <nvgpu/error_notifier.h>
|
|
#include <nvgpu/vgpu/vgpu_ivc.h>
|
|
#include <nvgpu/vgpu/vgpu.h>
|
|
|
|
#include "gk20a/gk20a.h"
|
|
#include "fifo_vgpu.h"
|
|
|
|
#include <nvgpu/hw/gk20a/hw_fifo_gk20a.h>
|
|
#include <nvgpu/hw/gk20a/hw_ram_gk20a.h>
|
|
|
|
void vgpu_channel_bind(struct channel_gk20a *ch)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
struct gk20a *g = ch->g;
|
|
|
|
nvgpu_log_info(g, "bind channel %d", ch->chid);
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_BIND;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
|
|
nvgpu_smp_wmb();
|
|
nvgpu_atomic_set(&ch->bound, true);
|
|
}
|
|
|
|
void vgpu_channel_unbind(struct channel_gk20a *ch)
|
|
{
|
|
struct gk20a *g = ch->g;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
if (nvgpu_atomic_cmpxchg(&ch->bound, true, false)) {
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_UNBIND;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
}
|
|
|
|
}
|
|
|
|
int vgpu_channel_alloc_inst(struct gk20a *g, struct channel_gk20a *ch)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_hwctx_params *p = &msg.params.channel_hwctx;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_ALLOC_HWCTX;
|
|
msg.handle = vgpu_get_handle(g);
|
|
p->id = ch->chid;
|
|
p->pid = (u64)ch->pid;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
if (err || msg.ret) {
|
|
nvgpu_err(g, "fail");
|
|
return -ENOMEM;
|
|
}
|
|
|
|
ch->virt_ctx = p->handle;
|
|
nvgpu_log_fn(g, "done");
|
|
return 0;
|
|
}
|
|
|
|
void vgpu_channel_free_inst(struct gk20a *g, struct channel_gk20a *ch)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_hwctx_params *p = &msg.params.channel_hwctx;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_FREE_HWCTX;
|
|
msg.handle = vgpu_get_handle(g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
}
|
|
|
|
void vgpu_channel_enable(struct channel_gk20a *ch)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
struct gk20a *g = ch->g;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_ENABLE;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
}
|
|
|
|
void vgpu_channel_disable(struct channel_gk20a *ch)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
struct gk20a *g = ch->g;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_DISABLE;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
}
|
|
|
|
int vgpu_channel_setup_ramfc(struct channel_gk20a *ch, u64 gpfifo_base,
|
|
u32 gpfifo_entries,
|
|
unsigned long acquire_timeout, u32 flags)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_ramfc_params *p = &msg.params.ramfc;
|
|
int err;
|
|
struct gk20a *g = ch->g;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_SETUP_RAMFC;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
p->gpfifo_va = gpfifo_base;
|
|
p->num_entries = gpfifo_entries;
|
|
p->userd_addr = ch->userd_iova;
|
|
p->iova = 0;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
|
|
return (err || msg.ret) ? -ENOMEM : 0;
|
|
}
|
|
|
|
int vgpu_fifo_init_engine_info(struct fifo_gk20a *f)
|
|
{
|
|
struct vgpu_priv_data *priv = vgpu_get_priv_data(f->g);
|
|
struct tegra_vgpu_engines_info *engines = &priv->constants.engines_info;
|
|
u32 i;
|
|
struct gk20a *g = f->g;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
if (engines->num_engines > TEGRA_VGPU_MAX_ENGINES) {
|
|
nvgpu_err(f->g, "num_engines %d larger than max %d",
|
|
engines->num_engines, TEGRA_VGPU_MAX_ENGINES);
|
|
return -EINVAL;
|
|
}
|
|
|
|
f->num_engines = engines->num_engines;
|
|
for (i = 0; i < f->num_engines; i++) {
|
|
struct fifo_engine_info_gk20a *info =
|
|
&f->engine_info[engines->info[i].engine_id];
|
|
|
|
if (engines->info[i].engine_id >= f->max_engines) {
|
|
nvgpu_err(f->g, "engine id %d larger than max %d",
|
|
engines->info[i].engine_id,
|
|
f->max_engines);
|
|
return -EINVAL;
|
|
}
|
|
|
|
info->intr_mask = engines->info[i].intr_mask;
|
|
info->reset_mask = engines->info[i].reset_mask;
|
|
info->runlist_id = engines->info[i].runlist_id;
|
|
info->pbdma_id = engines->info[i].pbdma_id;
|
|
info->inst_id = engines->info[i].inst_id;
|
|
info->pri_base = engines->info[i].pri_base;
|
|
info->engine_enum = engines->info[i].engine_enum;
|
|
info->fault_id = engines->info[i].fault_id;
|
|
f->active_engines_list[i] = engines->info[i].engine_id;
|
|
}
|
|
|
|
nvgpu_log_fn(g, "done");
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int init_runlist(struct gk20a *g, struct fifo_gk20a *f)
|
|
{
|
|
struct fifo_runlist_info_gk20a *runlist;
|
|
unsigned int runlist_id = -1;
|
|
u32 i;
|
|
u64 runlist_size;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
f->max_runlists = g->ops.fifo.eng_runlist_base_size();
|
|
f->runlist_info = nvgpu_kzalloc(g,
|
|
sizeof(struct fifo_runlist_info_gk20a) *
|
|
f->max_runlists);
|
|
if (!f->runlist_info)
|
|
goto clean_up_runlist;
|
|
|
|
memset(f->runlist_info, 0, (sizeof(struct fifo_runlist_info_gk20a) *
|
|
f->max_runlists));
|
|
|
|
for (runlist_id = 0; runlist_id < f->max_runlists; runlist_id++) {
|
|
runlist = &f->runlist_info[runlist_id];
|
|
|
|
runlist->active_channels =
|
|
nvgpu_kzalloc(g, DIV_ROUND_UP(f->num_channels,
|
|
BITS_PER_BYTE));
|
|
if (!runlist->active_channels)
|
|
goto clean_up_runlist;
|
|
|
|
runlist_size = sizeof(u16) * f->num_channels;
|
|
for (i = 0; i < MAX_RUNLIST_BUFFERS; i++) {
|
|
int err = nvgpu_dma_alloc_sys(g, runlist_size,
|
|
&runlist->mem[i]);
|
|
if (err) {
|
|
nvgpu_err(g, "memory allocation failed");
|
|
goto clean_up_runlist;
|
|
}
|
|
}
|
|
nvgpu_mutex_init(&runlist->runlist_lock);
|
|
|
|
/* None of buffers is pinned if this value doesn't change.
|
|
Otherwise, one of them (cur_buffer) must have been pinned. */
|
|
runlist->cur_buffer = MAX_RUNLIST_BUFFERS;
|
|
}
|
|
|
|
nvgpu_log_fn(g, "done");
|
|
return 0;
|
|
|
|
clean_up_runlist:
|
|
gk20a_fifo_delete_runlist(f);
|
|
nvgpu_log_fn(g, "fail");
|
|
return -ENOMEM;
|
|
}
|
|
|
|
static int vgpu_init_fifo_setup_sw(struct gk20a *g)
|
|
{
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
struct vgpu_priv_data *priv = vgpu_get_priv_data(g);
|
|
unsigned int chid;
|
|
int err = 0;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
if (f->sw_ready) {
|
|
nvgpu_log_fn(g, "skip init");
|
|
return 0;
|
|
}
|
|
|
|
f->g = g;
|
|
f->num_channels = priv->constants.num_channels;
|
|
f->max_engines = nvgpu_get_litter_value(g, GPU_LIT_HOST_NUM_ENGINES);
|
|
|
|
f->userd_entry_size = 1 << ram_userd_base_shift_v();
|
|
|
|
err = nvgpu_dma_alloc_sys(g, f->userd_entry_size * f->num_channels,
|
|
&f->userd);
|
|
if (err) {
|
|
nvgpu_err(g, "memory allocation failed");
|
|
goto clean_up;
|
|
}
|
|
|
|
/* bar1 va */
|
|
if (g->ops.mm.is_bar1_supported(g)) {
|
|
f->userd.gpu_va = vgpu_bar1_map(g, &f->userd);
|
|
if (!f->userd.gpu_va) {
|
|
nvgpu_err(g, "gmmu mapping failed");
|
|
goto clean_up;
|
|
}
|
|
/* if reduced BAR1 range is specified, use offset of 0
|
|
* (server returns offset assuming full BAR1 range)
|
|
*/
|
|
if (vgpu_is_reduced_bar1(g))
|
|
f->userd.gpu_va = 0;
|
|
}
|
|
|
|
nvgpu_log(g, gpu_dbg_map_v, "userd bar1 va = 0x%llx", f->userd.gpu_va);
|
|
|
|
f->channel = nvgpu_vzalloc(g, f->num_channels * sizeof(*f->channel));
|
|
f->tsg = nvgpu_vzalloc(g, f->num_channels * sizeof(*f->tsg));
|
|
f->engine_info = nvgpu_kzalloc(g, f->max_engines *
|
|
sizeof(*f->engine_info));
|
|
f->active_engines_list = nvgpu_kzalloc(g, f->max_engines * sizeof(u32));
|
|
|
|
if (!(f->channel && f->tsg && f->engine_info && f->active_engines_list)) {
|
|
err = -ENOMEM;
|
|
goto clean_up;
|
|
}
|
|
memset(f->active_engines_list, 0xff, (f->max_engines * sizeof(u32)));
|
|
|
|
g->ops.fifo.init_engine_info(f);
|
|
|
|
init_runlist(g, f);
|
|
|
|
nvgpu_init_list_node(&f->free_chs);
|
|
nvgpu_mutex_init(&f->free_chs_mutex);
|
|
|
|
for (chid = 0; chid < f->num_channels; chid++) {
|
|
f->channel[chid].userd_iova =
|
|
nvgpu_mem_get_addr(g, &f->userd) +
|
|
chid * f->userd_entry_size;
|
|
f->channel[chid].userd_gpu_va =
|
|
f->userd.gpu_va + chid * f->userd_entry_size;
|
|
|
|
gk20a_init_channel_support(g, chid);
|
|
gk20a_init_tsg_support(g, chid);
|
|
}
|
|
nvgpu_mutex_init(&f->tsg_inuse_mutex);
|
|
|
|
err = nvgpu_channel_worker_init(g);
|
|
if (err)
|
|
goto clean_up;
|
|
|
|
f->deferred_reset_pending = false;
|
|
nvgpu_mutex_init(&f->deferred_reset_mutex);
|
|
|
|
f->channel_base = priv->constants.channel_base;
|
|
|
|
f->sw_ready = true;
|
|
|
|
nvgpu_log_fn(g, "done");
|
|
return 0;
|
|
|
|
clean_up:
|
|
nvgpu_log_fn(g, "fail");
|
|
/* FIXME: unmap from bar1 */
|
|
nvgpu_dma_free(g, &f->userd);
|
|
|
|
memset(&f->userd, 0, sizeof(f->userd));
|
|
|
|
nvgpu_vfree(g, f->channel);
|
|
f->channel = NULL;
|
|
nvgpu_vfree(g, f->tsg);
|
|
f->tsg = NULL;
|
|
nvgpu_kfree(g, f->engine_info);
|
|
f->engine_info = NULL;
|
|
nvgpu_kfree(g, f->active_engines_list);
|
|
f->active_engines_list = NULL;
|
|
|
|
return err;
|
|
}
|
|
|
|
int vgpu_init_fifo_setup_hw(struct gk20a *g)
|
|
{
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
/* test write, read through bar1 @ userd region before
|
|
* turning on the snooping */
|
|
{
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
u32 v, v1 = 0x33, v2 = 0x55;
|
|
|
|
u32 bar1_vaddr = f->userd.gpu_va;
|
|
volatile u32 *cpu_vaddr = f->userd.cpu_va;
|
|
|
|
nvgpu_log_info(g, "test bar1 @ vaddr 0x%x",
|
|
bar1_vaddr);
|
|
|
|
v = gk20a_bar1_readl(g, bar1_vaddr);
|
|
|
|
*cpu_vaddr = v1;
|
|
nvgpu_mb();
|
|
|
|
if (v1 != gk20a_bar1_readl(g, bar1_vaddr)) {
|
|
nvgpu_err(g, "bar1 broken @ gk20a!");
|
|
return -EINVAL;
|
|
}
|
|
|
|
gk20a_bar1_writel(g, bar1_vaddr, v2);
|
|
|
|
if (v2 != gk20a_bar1_readl(g, bar1_vaddr)) {
|
|
nvgpu_err(g, "bar1 broken @ gk20a!");
|
|
return -EINVAL;
|
|
}
|
|
|
|
/* is it visible to the cpu? */
|
|
if (*cpu_vaddr != v2) {
|
|
nvgpu_err(g, "cpu didn't see bar1 write @ %p!",
|
|
cpu_vaddr);
|
|
}
|
|
|
|
/* put it back */
|
|
gk20a_bar1_writel(g, bar1_vaddr, v);
|
|
}
|
|
|
|
nvgpu_log_fn(g, "done");
|
|
|
|
return 0;
|
|
}
|
|
|
|
int vgpu_init_fifo_support(struct gk20a *g)
|
|
{
|
|
u32 err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
err = vgpu_init_fifo_setup_sw(g);
|
|
if (err)
|
|
return err;
|
|
|
|
if (g->ops.fifo.init_fifo_setup_hw)
|
|
err = g->ops.fifo.init_fifo_setup_hw(g);
|
|
return err;
|
|
}
|
|
|
|
int vgpu_fifo_preempt_channel(struct gk20a *g, u32 chid)
|
|
{
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
struct channel_gk20a *ch = &f->channel[chid];
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
if (!nvgpu_atomic_read(&ch->bound))
|
|
return 0;
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_PREEMPT;
|
|
msg.handle = vgpu_get_handle(g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
|
|
if (err || msg.ret) {
|
|
nvgpu_err(g,
|
|
"preempt channel %d failed", chid);
|
|
err = -ENOMEM;
|
|
}
|
|
|
|
return err;
|
|
}
|
|
|
|
int vgpu_fifo_preempt_tsg(struct gk20a *g, u32 tsgid)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_tsg_preempt_params *p =
|
|
&msg.params.tsg_preempt;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_TSG_PREEMPT;
|
|
msg.handle = vgpu_get_handle(g);
|
|
p->tsg_id = tsgid;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
err = err ? err : msg.ret;
|
|
|
|
if (err) {
|
|
nvgpu_err(g,
|
|
"preempt tsg %u failed", tsgid);
|
|
}
|
|
|
|
return err;
|
|
}
|
|
|
|
static int vgpu_submit_runlist(struct gk20a *g, u64 handle, u8 runlist_id,
|
|
u16 *runlist, u32 num_entries)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg;
|
|
struct tegra_vgpu_runlist_params *p;
|
|
int err;
|
|
void *oob_handle;
|
|
void *oob;
|
|
size_t size, oob_size;
|
|
|
|
oob_handle = vgpu_ivc_oob_get_ptr(vgpu_ivc_get_server_vmid(),
|
|
TEGRA_VGPU_QUEUE_CMD,
|
|
&oob, &oob_size);
|
|
if (!oob_handle)
|
|
return -EINVAL;
|
|
|
|
size = sizeof(*runlist) * num_entries;
|
|
if (oob_size < size) {
|
|
err = -ENOMEM;
|
|
goto done;
|
|
}
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_SUBMIT_RUNLIST;
|
|
msg.handle = handle;
|
|
p = &msg.params.runlist;
|
|
p->runlist_id = runlist_id;
|
|
p->num_entries = num_entries;
|
|
|
|
memcpy(oob, runlist, size);
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
|
|
err = (err || msg.ret) ? -1 : 0;
|
|
|
|
done:
|
|
vgpu_ivc_oob_put_ptr(oob_handle);
|
|
return err;
|
|
}
|
|
|
|
static int vgpu_fifo_update_runlist_locked(struct gk20a *g, u32 runlist_id,
|
|
u32 chid, bool add,
|
|
bool wait_for_finish)
|
|
{
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
struct fifo_runlist_info_gk20a *runlist;
|
|
u16 *runlist_entry = NULL;
|
|
u32 count = 0;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
runlist = &f->runlist_info[runlist_id];
|
|
|
|
/* valid channel, add/remove it from active list.
|
|
Otherwise, keep active list untouched for suspend/resume. */
|
|
if (chid != (u32)~0) {
|
|
if (add) {
|
|
if (test_and_set_bit(chid,
|
|
runlist->active_channels) == 1)
|
|
return 0;
|
|
} else {
|
|
if (test_and_clear_bit(chid,
|
|
runlist->active_channels) == 0)
|
|
return 0;
|
|
}
|
|
}
|
|
|
|
if (chid != (u32)~0 || /* add/remove a valid channel */
|
|
add /* resume to add all channels back */) {
|
|
u32 cid;
|
|
|
|
runlist_entry = runlist->mem[0].cpu_va;
|
|
for_each_set_bit(cid,
|
|
runlist->active_channels, f->num_channels) {
|
|
nvgpu_log_info(g, "add channel %d to runlist", cid);
|
|
runlist_entry[0] = cid;
|
|
runlist_entry++;
|
|
count++;
|
|
}
|
|
} else /* suspend to remove all channels */
|
|
count = 0;
|
|
|
|
return vgpu_submit_runlist(g, vgpu_get_handle(g), runlist_id,
|
|
runlist->mem[0].cpu_va, count);
|
|
}
|
|
|
|
/* add/remove a channel from runlist
|
|
special cases below: runlist->active_channels will NOT be changed.
|
|
(chid == ~0 && !add) means remove all active channels from runlist.
|
|
(chid == ~0 && add) means restore all active channels on runlist. */
|
|
int vgpu_fifo_update_runlist(struct gk20a *g, u32 runlist_id,
|
|
u32 chid, bool add, bool wait_for_finish)
|
|
{
|
|
struct fifo_runlist_info_gk20a *runlist = NULL;
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
u32 ret = 0;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
runlist = &f->runlist_info[runlist_id];
|
|
|
|
nvgpu_mutex_acquire(&runlist->runlist_lock);
|
|
|
|
ret = vgpu_fifo_update_runlist_locked(g, runlist_id, chid, add,
|
|
wait_for_finish);
|
|
|
|
nvgpu_mutex_release(&runlist->runlist_lock);
|
|
return ret;
|
|
}
|
|
|
|
int vgpu_fifo_wait_engine_idle(struct gk20a *g)
|
|
{
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
return 0;
|
|
}
|
|
|
|
int vgpu_fifo_set_runlist_interleave(struct gk20a *g,
|
|
u32 id,
|
|
u32 runlist_id,
|
|
u32 new_level)
|
|
{
|
|
struct tegra_vgpu_cmd_msg msg = {0};
|
|
struct tegra_vgpu_tsg_runlist_interleave_params *p =
|
|
&msg.params.tsg_interleave;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_TSG_SET_RUNLIST_INTERLEAVE;
|
|
msg.handle = vgpu_get_handle(g);
|
|
p->tsg_id = id;
|
|
p->level = new_level;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
return err ? err : msg.ret;
|
|
}
|
|
|
|
int vgpu_fifo_force_reset_ch(struct channel_gk20a *ch,
|
|
u32 err_code, bool verbose)
|
|
{
|
|
struct tsg_gk20a *tsg = NULL;
|
|
struct channel_gk20a *ch_tsg = NULL;
|
|
struct gk20a *g = ch->g;
|
|
struct tegra_vgpu_cmd_msg msg = {0};
|
|
struct tegra_vgpu_channel_config_params *p =
|
|
&msg.params.channel_config;
|
|
int err;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
if (gk20a_is_channel_marked_as_tsg(ch)) {
|
|
tsg = &g->fifo.tsg[ch->tsgid];
|
|
|
|
nvgpu_rwsem_down_read(&tsg->ch_list_lock);
|
|
|
|
nvgpu_list_for_each_entry(ch_tsg, &tsg->ch_list,
|
|
channel_gk20a, ch_entry) {
|
|
if (gk20a_channel_get(ch_tsg)) {
|
|
g->ops.fifo.set_error_notifier(ch_tsg,
|
|
err_code);
|
|
ch_tsg->has_timedout = true;
|
|
gk20a_channel_put(ch_tsg);
|
|
}
|
|
}
|
|
|
|
nvgpu_rwsem_up_read(&tsg->ch_list_lock);
|
|
} else {
|
|
g->ops.fifo.set_error_notifier(ch, err_code);
|
|
ch->has_timedout = true;
|
|
}
|
|
|
|
msg.cmd = TEGRA_VGPU_CMD_CHANNEL_FORCE_RESET;
|
|
msg.handle = vgpu_get_handle(ch->g);
|
|
p->handle = ch->virt_ctx;
|
|
err = vgpu_comm_sendrecv(&msg, sizeof(msg), sizeof(msg));
|
|
WARN_ON(err || msg.ret);
|
|
if (!err)
|
|
gk20a_channel_abort(ch, false);
|
|
return err ? err : msg.ret;
|
|
}
|
|
|
|
static void vgpu_fifo_set_ctx_mmu_error_ch(struct gk20a *g,
|
|
struct channel_gk20a *ch)
|
|
{
|
|
/*
|
|
* If error code is already set, this mmu fault
|
|
* was triggered as part of recovery from other
|
|
* error condition.
|
|
* Don't overwrite error flag.
|
|
*/
|
|
nvgpu_set_error_notifier_if_empty(ch,
|
|
NVGPU_ERR_NOTIFIER_FIFO_ERROR_MMU_ERR_FLT);
|
|
|
|
/* mark channel as faulted */
|
|
ch->has_timedout = true;
|
|
nvgpu_smp_wmb();
|
|
/* unblock pending waits */
|
|
nvgpu_cond_broadcast_interruptible(&ch->semaphore_wq);
|
|
nvgpu_cond_broadcast_interruptible(&ch->notifier_wq);
|
|
}
|
|
|
|
static void vgpu_fifo_set_ctx_mmu_error_ch_tsg(struct gk20a *g,
|
|
struct channel_gk20a *ch)
|
|
{
|
|
struct tsg_gk20a *tsg = NULL;
|
|
struct channel_gk20a *ch_tsg = NULL;
|
|
|
|
if (gk20a_is_channel_marked_as_tsg(ch)) {
|
|
tsg = &g->fifo.tsg[ch->tsgid];
|
|
|
|
nvgpu_rwsem_down_read(&tsg->ch_list_lock);
|
|
|
|
nvgpu_list_for_each_entry(ch_tsg, &tsg->ch_list,
|
|
channel_gk20a, ch_entry) {
|
|
if (gk20a_channel_get(ch_tsg)) {
|
|
vgpu_fifo_set_ctx_mmu_error_ch(g, ch_tsg);
|
|
gk20a_channel_put(ch_tsg);
|
|
}
|
|
}
|
|
|
|
nvgpu_rwsem_up_read(&tsg->ch_list_lock);
|
|
} else {
|
|
vgpu_fifo_set_ctx_mmu_error_ch(g, ch);
|
|
}
|
|
}
|
|
|
|
int vgpu_fifo_isr(struct gk20a *g, struct tegra_vgpu_fifo_intr_info *info)
|
|
{
|
|
struct fifo_gk20a *f = &g->fifo;
|
|
struct channel_gk20a *ch = gk20a_channel_get(&f->channel[info->chid]);
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
if (!ch)
|
|
return 0;
|
|
|
|
nvgpu_err(g, "fifo intr (%d) on ch %u",
|
|
info->type, info->chid);
|
|
|
|
trace_gk20a_channel_reset(ch->chid, ch->tsgid);
|
|
|
|
switch (info->type) {
|
|
case TEGRA_VGPU_FIFO_INTR_PBDMA:
|
|
g->ops.fifo.set_error_notifier(ch,
|
|
NVGPU_ERR_NOTIFIER_PBDMA_ERROR);
|
|
break;
|
|
case TEGRA_VGPU_FIFO_INTR_CTXSW_TIMEOUT:
|
|
g->ops.fifo.set_error_notifier(ch,
|
|
NVGPU_ERR_NOTIFIER_FIFO_ERROR_IDLE_TIMEOUT);
|
|
break;
|
|
case TEGRA_VGPU_FIFO_INTR_MMU_FAULT:
|
|
vgpu_fifo_set_ctx_mmu_error_ch_tsg(g, ch);
|
|
gk20a_channel_abort(ch, false);
|
|
break;
|
|
default:
|
|
WARN_ON(1);
|
|
break;
|
|
}
|
|
|
|
gk20a_channel_put(ch);
|
|
return 0;
|
|
}
|
|
|
|
u32 vgpu_fifo_default_timeslice_us(struct gk20a *g)
|
|
{
|
|
struct vgpu_priv_data *priv = vgpu_get_priv_data(g);
|
|
|
|
return priv->constants.default_timeslice_us;
|
|
}
|