mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-22 17:36:20 +03:00
Name the Make and C flag variables consistently wih syntax: CONFIG_NVGPU_<feature name> s/NVGPU_DEBUGGER/CONFIG_NVGPU_DEBUGGER s/NVGPU_CYCLESTATS/CONFIG_NVGPU_CYCLESTATS s/NVGPU_USERD/CONFIG_NVGPU_USERD s/NVGPU_CHANNEL_WDT/CONFIG_NVGPU_CHANNEL_WDT s/NVGPU_FEATURE_CE/CONFIG_NVGPU_CE s/NVGPU_GRAPHICS/CONFIG_NVGPU_GRAPHICS s/NVGPU_ENGINE/CONFIG_NVGPU_FIFO_ENGINE_ACTIVITY s/NVGPU_FEATURE_CHANNEL_TSG_SCHED/CONFIG_NVGPU_CHANNEL_TSG_SCHED s/NVGPU_FEATURE_CHANNEL_TSG_CONTROL/CONFIG_NVGPU_CHANNEL_TSG_CONTROL s/NVGPU_FEATURE_ENGINE_QUEUE/CONFIG_NVGPU_ENGINE_QUEUE s/GK20A_CTXSW_TRACE/CONFIG_NVGPU_FECS_TRACE s/IGPU_VIRT_SUPPORT/CONFIG_NVGPU_IGPU_VIRT s/CONFIG_TEGRA_NVLINK/CONFIG_NVGPU_NVLINK s/NVGPU_DGPU_SUPPORT/CONFIG_NVGPU_DGPU s/NVGPU_VPR/CONFIG_NVGPU_VPR s/NVGPU_REPLAYABLE_FAULT/CONFIG_NVGPU_REPLAYABLE_FAULT s/NVGPU_FEATURE_LS_PMU/CONFIG_NVGPU_LS_PMU s/NVGPU_FEATURE_POWER_PG/CONFIG_NVGPU_POWER_PG JIRA NVGPU-3624 Change-Id: I8b2492b085095fc6ee95926d8f8c3929702a1773 Signed-off-by: Sagar Kamble <skamble@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/2130290 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
183 lines
5.7 KiB
C
183 lines
5.7 KiB
C
/*
|
|
* Copyright (c) 2016-2019, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include "acr_sw_gv100.h"
|
|
|
|
#include <nvgpu/firmware.h>
|
|
#include <nvgpu/gk20a.h>
|
|
#include <nvgpu/bug.h>
|
|
#include <nvgpu/pmu/fw.h>
|
|
|
|
#include "acr_wpr.h"
|
|
#include "acr_priv.h"
|
|
#include "acr_sw_gv100.h"
|
|
#include "acr_blob_alloc.h"
|
|
#include "acr_bootstrap.h"
|
|
#include "acr_blob_construct_v1.h"
|
|
#include "acr_sw_gv11b.h"
|
|
|
|
static void gv100_acr_patch_wpr_info_to_ucode(struct gk20a *g,
|
|
struct nvgpu_acr *acr, struct hs_acr *acr_desc,
|
|
bool is_recovery)
|
|
{
|
|
struct nvgpu_firmware *acr_fw = acr_desc->acr_fw;
|
|
struct acr_fw_header *acr_fw_hdr = NULL;
|
|
struct bin_hdr *acr_fw_bin_hdr = NULL;
|
|
struct flcn_acr_desc_v1 *acr_dmem_desc;
|
|
struct wpr_carveout_info wpr_inf;
|
|
u32 *acr_ucode_header = NULL;
|
|
u32 *acr_ucode_data = NULL;
|
|
u64 tmp_addr;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
acr_fw_bin_hdr = (struct bin_hdr *)acr_fw->data;
|
|
acr_fw_hdr = (struct acr_fw_header *)
|
|
(acr_fw->data + acr_fw_bin_hdr->header_offset);
|
|
|
|
acr_ucode_data = (u32 *)(acr_fw->data + acr_fw_bin_hdr->data_offset);
|
|
acr_ucode_header = (u32 *)(acr_fw->data + acr_fw_hdr->hdr_offset);
|
|
|
|
acr->get_wpr_info(g, &wpr_inf);
|
|
|
|
acr_dmem_desc = (struct flcn_acr_desc_v1 *)
|
|
&(((u8 *)acr_ucode_data)[acr_ucode_header[2U]]);
|
|
|
|
acr_dmem_desc->nonwpr_ucode_blob_start = wpr_inf.nonwpr_base;
|
|
nvgpu_assert(wpr_inf.size <= U32_MAX);
|
|
acr_dmem_desc->nonwpr_ucode_blob_size = (u32)wpr_inf.size;
|
|
acr_dmem_desc->regions.no_regions = 1U;
|
|
acr_dmem_desc->wpr_offset = 0U;
|
|
|
|
acr_dmem_desc->wpr_region_id = 1U;
|
|
acr_dmem_desc->regions.region_props[0U].region_id = 1U;
|
|
|
|
tmp_addr = (wpr_inf.wpr_base) >> 8U;
|
|
nvgpu_assert(u64_hi32(tmp_addr) == 0U);
|
|
acr_dmem_desc->regions.region_props[0U].start_addr = U32(tmp_addr);
|
|
|
|
tmp_addr = ((wpr_inf.wpr_base) + wpr_inf.size) >> 8U;
|
|
nvgpu_assert(u64_hi32(tmp_addr) == 0U);
|
|
acr_dmem_desc->regions.region_props[0U].end_addr = U32(tmp_addr);
|
|
|
|
tmp_addr = wpr_inf.nonwpr_base >> 8U;
|
|
nvgpu_assert(u64_hi32(tmp_addr) == 0U);
|
|
acr_dmem_desc->regions.region_props[0U].shadowmMem_startaddress =
|
|
U32(tmp_addr);
|
|
}
|
|
|
|
/* LSF init */
|
|
static u32 gv100_acr_lsf_pmu(struct gk20a *g,
|
|
struct acr_lsf_config *lsf)
|
|
{
|
|
/* PMU LS falcon info */
|
|
lsf->falcon_id = FALCON_ID_PMU;
|
|
lsf->falcon_dma_idx = GK20A_PMU_DMAIDX_UCODE;
|
|
lsf->is_lazy_bootstrap = false;
|
|
lsf->is_priv_load = false;
|
|
#ifdef CONFIG_NVGPU_LS_PMU
|
|
lsf->get_lsf_ucode_details = nvgpu_acr_lsf_pmu_ucode_details_v1;
|
|
lsf->get_cmd_line_args_offset = nvgpu_pmu_fw_get_cmd_line_args_offset;
|
|
#endif
|
|
return BIT32(lsf->falcon_id);
|
|
}
|
|
|
|
static u32 gv100_acr_lsf_fecs(struct gk20a *g,
|
|
struct acr_lsf_config *lsf)
|
|
{
|
|
/* FECS LS falcon info */
|
|
lsf->falcon_id = FALCON_ID_FECS;
|
|
lsf->falcon_dma_idx = GK20A_PMU_DMAIDX_UCODE;
|
|
lsf->is_lazy_bootstrap = true;
|
|
lsf->is_priv_load = true;
|
|
lsf->get_lsf_ucode_details = nvgpu_acr_lsf_fecs_ucode_details_v1;
|
|
lsf->get_cmd_line_args_offset = NULL;
|
|
|
|
return BIT32(lsf->falcon_id);
|
|
}
|
|
|
|
static u32 gv100_acr_lsf_gpccs(struct gk20a *g,
|
|
struct acr_lsf_config *lsf)
|
|
{
|
|
/* FECS LS falcon info */
|
|
lsf->falcon_id = FALCON_ID_GPCCS;
|
|
lsf->falcon_dma_idx = GK20A_PMU_DMAIDX_UCODE;
|
|
lsf->is_lazy_bootstrap = true;
|
|
lsf->is_priv_load = true;
|
|
lsf->get_lsf_ucode_details = nvgpu_acr_lsf_gpccs_ucode_details_v1;
|
|
lsf->get_cmd_line_args_offset = NULL;
|
|
|
|
return BIT32(lsf->falcon_id);
|
|
}
|
|
|
|
static u32 gv100_acr_lsf_conifg(struct gk20a *g,
|
|
struct nvgpu_acr *acr)
|
|
{
|
|
u32 lsf_enable_mask = 0;
|
|
lsf_enable_mask |= gv100_acr_lsf_pmu(g, &acr->lsf[FALCON_ID_PMU]);
|
|
lsf_enable_mask |= gv100_acr_lsf_fecs(g, &acr->lsf[FALCON_ID_FECS]);
|
|
lsf_enable_mask |= gv100_acr_lsf_gpccs(g, &acr->lsf[FALCON_ID_GPCCS]);
|
|
|
|
return lsf_enable_mask;
|
|
}
|
|
|
|
static void nvgpu_gv100_acr_default_sw_init(struct gk20a *g,
|
|
struct hs_acr *hs_acr)
|
|
{
|
|
struct hs_flcn_bl *hs_bl = &hs_acr->acr_hs_bl;
|
|
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
hs_bl->bl_fw_name = HSBIN_ACR_BL_UCODE_IMAGE;
|
|
|
|
hs_acr->acr_type = ACR_DEFAULT;
|
|
hs_acr->acr_fw_name = HSBIN_ACR_UCODE_IMAGE;
|
|
|
|
hs_acr->ptr_bl_dmem_desc = &hs_acr->bl_dmem_desc_v1;
|
|
hs_acr->bl_dmem_desc_size = (u32)sizeof(struct flcn_bl_dmem_desc_v1);
|
|
|
|
hs_acr->acr_flcn = &g->sec2.flcn;
|
|
hs_acr->acr_flcn_setup_boot_config =
|
|
g->ops.sec2.flcn_setup_boot_config;
|
|
}
|
|
|
|
void nvgpu_gv100_acr_sw_init(struct gk20a *g, struct nvgpu_acr *acr)
|
|
{
|
|
nvgpu_log_fn(g, " ");
|
|
|
|
acr->g = g;
|
|
|
|
acr->bootstrap_owner = FALCON_ID_SEC2;
|
|
|
|
acr->lsf_enable_mask = gv100_acr_lsf_conifg(g, acr);
|
|
|
|
nvgpu_gv100_acr_default_sw_init(g, &acr->acr);
|
|
|
|
acr->prepare_ucode_blob = nvgpu_acr_prepare_ucode_blob_v1;
|
|
acr->get_wpr_info = nvgpu_acr_wpr_info_vid;
|
|
acr->alloc_blob_space = nvgpu_acr_alloc_blob_space_vid;
|
|
acr->bootstrap_hs_acr = nvgpu_acr_bootstrap_hs_ucode;
|
|
acr->patch_wpr_info_to_ucode =
|
|
gv100_acr_patch_wpr_info_to_ucode;
|
|
acr->acr_fill_bl_dmem_desc = gv11b_acr_fill_bl_dmem_desc;
|
|
}
|