mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-22 17:36:20 +03:00
Remove current mc hals - mc.reset() - mc.enable() - mc.disable() - mc.reset_mask() - mc.reset_engine() - mc.reset_engine_enable() Add new mc hals - mc.enable_units(g, units, enable) > enable/disable given unit(s) - mc.enable_dev(g, dev, enable) > enable/disable engine represented by given device pointer - mc.enable_devtype(g, devtype) > enable/disable all engines of given devtype Move common mc intr functions to common/mc/mc_intr.c. Add below common mc functions - nvgpu_mc_reset_units(g, units) > reset given logical OR of nvgpu unit bitmap - nvgpu_mc_reset_dev(g, dev) > reset given single engine via dev > if engine is graphics, reset gpcs for nvgpu_next - nvgpu_mc_reset_devtype(g, devtype) > reset all engines of given devtype > if devtype is graphics, reset gpcs for nvgpu_next Bug 200648985 Bug 3109773 Change-Id: Idc67a14a0a7cde83de44fbfbec13007fead3ed5c Signed-off-by: Vedashree Vidwans <vvidwans@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvgpu/+/2408523 Tested-by: mobile promotions <svcmobile_promotions@nvidia.com> Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
126 lines
3.7 KiB
C
126 lines
3.7 KiB
C
/*
|
|
* GK20A Master Interrupt Control
|
|
*
|
|
* Copyright (c) 2014-2020, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <nvgpu/mc.h>
|
|
#include <nvgpu/gk20a.h>
|
|
#include <nvgpu/bug.h>
|
|
|
|
void nvgpu_wait_for_deferred_interrupts(struct gk20a *g)
|
|
{
|
|
/* wait until all stalling irqs are handled */
|
|
NVGPU_COND_WAIT(&g->mc.sw_irq_stall_last_handled_cond,
|
|
nvgpu_atomic_read(&g->mc.sw_irq_stall_pending) == 0,
|
|
0U);
|
|
|
|
/* wait until all non-stalling irqs are handled */
|
|
NVGPU_COND_WAIT(&g->mc.sw_irq_nonstall_last_handled_cond,
|
|
nvgpu_atomic_read(&g->mc.sw_irq_nonstall_pending) == 0,
|
|
0U);
|
|
}
|
|
|
|
void nvgpu_mc_intr_mask(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
if (g->ops.mc.intr_mask != NULL) {
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_mask(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
}
|
|
|
|
#ifdef CONFIG_NVGPU_NON_FUSA
|
|
void nvgpu_mc_log_pending_intrs(struct gk20a *g)
|
|
{
|
|
if (g->ops.mc.log_pending_intrs != NULL) {
|
|
g->ops.mc.log_pending_intrs(g);
|
|
}
|
|
}
|
|
|
|
void nvgpu_mc_intr_enable(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
if (g->ops.mc.intr_enable != NULL) {
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_enable(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
}
|
|
#endif
|
|
|
|
void nvgpu_mc_intr_stall_unit_config(struct gk20a *g, u32 unit, bool enable)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_stall_unit_config(g, unit, enable);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
|
|
void nvgpu_mc_intr_nonstall_unit_config(struct gk20a *g, u32 unit, bool enable)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_nonstall_unit_config(g, unit, enable);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
|
|
void nvgpu_mc_intr_stall_pause(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_stall_pause(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
|
|
void nvgpu_mc_intr_stall_resume(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_stall_resume(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
|
|
void nvgpu_mc_intr_nonstall_pause(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_nonstall_pause(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|
|
|
|
void nvgpu_mc_intr_nonstall_resume(struct gk20a *g)
|
|
{
|
|
unsigned long flags = 0;
|
|
|
|
nvgpu_spinlock_irqsave(&g->mc.intr_lock, flags);
|
|
g->ops.mc.intr_nonstall_resume(g);
|
|
nvgpu_spinunlock_irqrestore(&g->mc.intr_lock, flags);
|
|
}
|