mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 18:16:01 +03:00
Below HALs to get max FBPs, max LTC per FBP, max LTS pet LTC values are right now defined by GR unit. g->ops.gr.get_max_fbps_count() g->ops.gr.get_max_ltc_per_fbp() g->ops.gr.get_max_lts_per_ltc() These HALs only read registers from hw_top_*.h h/w unit, and as such belong to TOP unit. Move them appropriately as below g->ops.top.get_max_fbps_count() g->ops.top.get_max_ltc_per_fbp() g->ops.top.get_max_lts_per_ltc() Remove hw_top_*.h h/w header include from gr_gk20a.c and gr_gm20b.c Jira NVGPU-2894 Change-Id: I995d9f56edb65c9de98d2d15d34ecb72920a65c6 Signed-off-by: Deepak Nibade <dnibade@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/2030672 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
248 lines
6.8 KiB
C
248 lines
6.8 KiB
C
/*
|
|
* Copyright (c) 2018, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
|
|
#include <nvgpu/top.h>
|
|
#include <nvgpu/types.h>
|
|
#include <nvgpu/io.h>
|
|
#include <nvgpu/gk20a.h>
|
|
#include "top_gm20b.h"
|
|
|
|
#include <nvgpu/hw/gm20b/hw_top_gm20b.h>
|
|
|
|
|
|
int gm20b_device_info_parse_enum(struct gk20a *g, u32 table_entry,
|
|
u32 *engine_id, u32 *runlist_id,
|
|
u32 *intr_id, u32 *reset_id)
|
|
{
|
|
if (top_device_info_entry_v(table_entry) !=
|
|
top_device_info_entry_enum_v()) {
|
|
nvgpu_err(g, "Invalid device_info_enum %u",
|
|
top_device_info_entry_v(table_entry));
|
|
return -EINVAL;
|
|
}
|
|
|
|
nvgpu_log_info(g, "Entry_enum to be parsed 0x%x", table_entry);
|
|
|
|
if (top_device_info_engine_v(table_entry) ==
|
|
top_device_info_engine_valid_v()) {
|
|
*engine_id = top_device_info_engine_enum_v(table_entry);
|
|
} else {
|
|
*engine_id = U32_MAX;
|
|
}
|
|
nvgpu_log_info(g, "Engine_id: %u", *engine_id);
|
|
|
|
if (top_device_info_runlist_v(table_entry) ==
|
|
top_device_info_runlist_valid_v()) {
|
|
*runlist_id = top_device_info_runlist_enum_v(table_entry);
|
|
} else {
|
|
*runlist_id = U32_MAX;
|
|
}
|
|
nvgpu_log_info(g, "Runlist_id: %u", *runlist_id);
|
|
|
|
if (top_device_info_intr_v(table_entry) ==
|
|
top_device_info_intr_valid_v()) {
|
|
*intr_id = top_device_info_intr_enum_v(table_entry);
|
|
} else {
|
|
*intr_id = U32_MAX;
|
|
}
|
|
nvgpu_log_info(g, "Intr_id: %u", *intr_id);
|
|
|
|
if (top_device_info_reset_v(table_entry) ==
|
|
top_device_info_reset_valid_v()) {
|
|
*reset_id = top_device_info_reset_enum_v(table_entry);
|
|
} else {
|
|
*reset_id = U32_MAX;
|
|
}
|
|
nvgpu_log_info(g, "Reset_id: %u", *reset_id);
|
|
|
|
return 0;
|
|
}
|
|
|
|
int gm20b_device_info_parse_data(struct gk20a *g, u32 table_entry, u32 *inst_id,
|
|
u32 *pri_base, u32 *fault_id)
|
|
{
|
|
if (top_device_info_entry_v(table_entry) !=
|
|
top_device_info_entry_data_v()) {
|
|
nvgpu_err(g, "Invalid device_info_data %u",
|
|
top_device_info_entry_v(table_entry));
|
|
return -EINVAL;
|
|
}
|
|
|
|
if (top_device_info_data_type_v(table_entry) !=
|
|
top_device_info_data_type_enum2_v()) {
|
|
nvgpu_err(g, "Unknown device_info_data_type %u",
|
|
top_device_info_data_type_v(table_entry));
|
|
return -EINVAL;
|
|
}
|
|
|
|
nvgpu_log_info(g, "Entry_data to be parsed 0x%x", table_entry);
|
|
|
|
*pri_base = (top_device_info_data_pri_base_v(table_entry) <<
|
|
top_device_info_data_pri_base_align_v());
|
|
nvgpu_log_info(g, "Pri Base addr: 0x%x", *pri_base);
|
|
|
|
if (top_device_info_data_fault_id_v(table_entry) ==
|
|
top_device_info_data_fault_id_valid_v()) {
|
|
*fault_id = top_device_info_data_fault_id_enum_v(table_entry);
|
|
} else {
|
|
*fault_id = U32_MAX;
|
|
}
|
|
nvgpu_log_info(g, "Fault_id: %u", *fault_id);
|
|
|
|
/* In Maxwell days, instance id was not relevant as each instance of
|
|
* an engine would be assigned new engine_type.
|
|
*/
|
|
*inst_id = 0;
|
|
nvgpu_log_info(g, "Inst_id: %u", *inst_id);
|
|
|
|
return 0;
|
|
}
|
|
|
|
int gm20b_get_device_info(struct gk20a *g, struct nvgpu_device_info *dev_info,
|
|
u32 engine_type, u32 inst_id)
|
|
{
|
|
int ret = 0;
|
|
u32 i = 0;
|
|
u32 table_entry;
|
|
u32 entry;
|
|
u32 entry_engine = 0;
|
|
u32 entry_enum = 0;
|
|
u32 entry_data = 0;
|
|
u32 max_info_entries = top_device_info__size_1_v();
|
|
|
|
if (dev_info == NULL) {
|
|
nvgpu_err(g, "Null device_info pointer passed.");
|
|
return -EINVAL;
|
|
}
|
|
|
|
for (i = 0; i < max_info_entries; i++) {
|
|
table_entry = nvgpu_readl(g, top_device_info_r(i));
|
|
entry = top_device_info_entry_v(table_entry);
|
|
|
|
if (entry == top_device_info_entry_not_valid_v()) {
|
|
continue;
|
|
} else if (entry == top_device_info_entry_enum_v()) {
|
|
entry_enum = table_entry;
|
|
} else if (entry == top_device_info_entry_data_v()) {
|
|
entry_data = table_entry;
|
|
} else if (entry == top_device_info_entry_engine_type_v()) {
|
|
entry_engine = table_entry;
|
|
} else {
|
|
nvgpu_err(g, "Invalid entry type in device_info table");
|
|
return -EINVAL;
|
|
}
|
|
|
|
if (top_device_info_chain_v(table_entry) ==
|
|
top_device_info_chain_enable_v()) {
|
|
continue;
|
|
}
|
|
|
|
if (top_device_info_type_enum_v(entry_engine) == engine_type) {
|
|
dev_info->engine_type = engine_type;
|
|
if (g->ops.top.device_info_parse_enum != NULL) {
|
|
ret = g->ops.top.device_info_parse_enum(g,
|
|
entry_enum,
|
|
&dev_info->engine_id,
|
|
&dev_info->runlist_id,
|
|
&dev_info->intr_id,
|
|
&dev_info->reset_id);
|
|
if (ret != 0) {
|
|
nvgpu_err(g,
|
|
"Error parsing Enum Entry 0x%x",
|
|
entry_enum);
|
|
return ret;
|
|
}
|
|
}
|
|
if (g->ops.top.device_info_parse_data != NULL) {
|
|
ret = g->ops.top.device_info_parse_data(g,
|
|
entry_data,
|
|
&dev_info->inst_id,
|
|
&dev_info->pri_base,
|
|
&dev_info->fault_id);
|
|
if (ret != 0) {
|
|
nvgpu_err(g,
|
|
"Error parsing Data Entry 0x%x",
|
|
entry_data);
|
|
return ret;
|
|
}
|
|
}
|
|
}
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
bool gm20b_is_engine_gr(struct gk20a *g, u32 engine_type)
|
|
{
|
|
return (engine_type == top_device_info_type_enum_graphics_v());
|
|
}
|
|
|
|
bool gm20b_is_engine_ce(struct gk20a *g, u32 engine_type)
|
|
{
|
|
return ((engine_type >= top_device_info_type_enum_copy0_v()) &&
|
|
(engine_type <= top_device_info_type_enum_copy2_v()));
|
|
}
|
|
u32 gm20b_get_ce_inst_id(struct gk20a *g, u32 engine_type)
|
|
{
|
|
/* inst_id starts from CE0 to CE2 */
|
|
return (engine_type - NVGPU_ENGINE_COPY0);
|
|
}
|
|
|
|
u32 gm20b_top_get_max_gpc_count(struct gk20a *g)
|
|
{
|
|
u32 tmp;
|
|
|
|
tmp = nvgpu_readl(g, top_num_gpcs_r());
|
|
return top_num_gpcs_value_v(tmp);
|
|
}
|
|
|
|
u32 gm20b_top_get_max_tpc_per_gpc_count(struct gk20a *g)
|
|
{
|
|
u32 tmp;
|
|
|
|
tmp = nvgpu_readl(g, top_tpc_per_gpc_r());
|
|
return top_tpc_per_gpc_value_v(tmp);
|
|
}
|
|
|
|
u32 gm20b_top_get_max_fbps_count(struct gk20a *g)
|
|
{
|
|
u32 tmp;
|
|
|
|
tmp = nvgpu_readl(g, top_num_fbps_r());
|
|
return top_num_fbps_value_v(tmp);
|
|
}
|
|
|
|
u32 gm20b_top_get_max_ltc_per_fbp(struct gk20a *g)
|
|
{
|
|
u32 tmp;
|
|
|
|
tmp = nvgpu_readl(g, top_ltc_per_fbp_r());
|
|
return top_ltc_per_fbp_value_v(tmp);
|
|
}
|
|
|
|
u32 gm20b_top_get_max_lts_per_ltc(struct gk20a *g)
|
|
{
|
|
u32 tmp;
|
|
|
|
tmp = nvgpu_readl(g, top_slices_per_ltc_r());
|
|
return top_slices_per_ltc_value_v(tmp);
|
|
}
|