Files
linux-nvgpu/drivers/gpu/nvgpu/common/gr/gr_config_priv.h
Antony Clince Alex f80dccb543 gpu: nvgpu: report gpc_tpc_mask in physical order
At present, there is an inconsistency in the order in which
gpc_tpc masks are reported to the userspace. Both gpc and
tpc masks are reported using physical-ids. However, the
gpc_tpc_masks array is ordered by logical gpc-ids and
not physical-ids. This creates a mismatch between the gpc
reported as enabled in the gpc_mask and its corresponding
gpc_tpc_mask.

Introduce field "gpc_tpc_mask_physical" which stores the
gpc_tpc_masks in physical order and update
NVGPU_GPU_IOCTL_GET_TPC_MASKS to return this field.

Bug 200665942

Change-Id: I63aa83414a59676b7e7d36b6deb527e2f3c04cff
Signed-off-by: Antony Clince Alex <aalex@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvgpu/+/2531114
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
2021-07-19 16:04:01 -07:00

179 lines
3.9 KiB
C

/*
* Copyright (c) 2019-2021, NVIDIA CORPORATION. All rights reserved.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
* DEALINGS IN THE SOFTWARE.
*/
#ifndef NVGPU_GR_CONFIG_PRIV_H
#define NVGPU_GR_CONFIG_PRIV_H
#include <nvgpu/types.h>
/**
* Max possible PES count per GPC.
*/
#define GK20A_GR_MAX_PES_PER_GPC 3U
struct gk20a;
/**
* Detailed information of SM indexes in GR engine.
*/
struct nvgpu_sm_info {
/**
* Index of GPC for SM.
*/
u32 gpc_index;
/**
* Index of TPC for SM.
*/
u32 tpc_index;
/**
* Index of SM within TPC.
*/
u32 sm_index;
/**
* Global TPC index for SM.
*/
u32 global_tpc_index;
};
/**
* GR engine configuration data.
*
* This data is populated during GR initialization and referred across
* GPU driver through public APIs.
*/
struct nvgpu_gr_config {
/**
* Pointer to GPU driver struct.
*/
struct gk20a *g;
/**
* Max possible number of GPCs in GR engine.
*/
u32 max_gpc_count;
/**
* Max possible number of TPCs per GPC in GR engine.
*/
u32 max_tpc_per_gpc_count;
/**
* Max possible number of TPCs in GR engine.
*/
u32 max_tpc_count;
/**
* Number of GPCs in GR engine.
*/
u32 gpc_count;
/**
* Number of TPCs in GR engine.
*/
u32 tpc_count;
/**
* Number of PPCs in GR engine.
*/
u32 ppc_count;
/**
* Number of PES per GPC in GR engine.
*/
u32 pe_count_per_gpc;
/**
* Number of SMs per TPC in GR engine.
*/
u32 sm_count_per_tpc;
/**
* Array to hold number of PPC units per GPC.
* Array is indexed by GPC index.
*/
u32 *gpc_ppc_count;
/**
* Array to hold number of TPCs per GPC.
* Array is indexed by GPC index.
*/
u32 *gpc_tpc_count;
/**
* 2-D array to hold number of TPCs attached to a PES unit
* in a GPC.
*/
u32 *pes_tpc_count[GK20A_GR_MAX_PES_PER_GPC];
/**
* Mask of GPCs. A set bit indicates GPC is available, otherwise
* it is not available.
*/
u32 gpc_mask;
/**
* Array to hold mask of TPCs per GPC.
* Array is indexed by GPC logical index.
*/
u32 *gpc_tpc_mask;
/**
* Array to hold mask of TPCs per GPC.
* Array is indexed by GPC physical-id in non-MIG(legacy) mode and by
* logical-id in MIG mode.
*/
u32 *gpc_tpc_mask_physical;
/**
* 2-D array to hold mask of TPCs attached to a PES unit
* in a GPC.
*/
u32 *pes_tpc_mask[GK20A_GR_MAX_PES_PER_GPC];
/**
* Array to hold skip mask of TPCs per GPC.
* Array is indexed by GPC index.
*/
u32 *gpc_skip_mask;
/**
* Number of SMs in GR engine.
*/
u32 no_of_sm;
/**
* Pointer to SM information struct.
*/
struct nvgpu_sm_info *sm_to_cluster;
#ifdef CONFIG_NVGPU_SM_DIVERSITY
/**
* Pointer to redundant execution config SM information struct.
* It is valid only if NVGPU_SUPPORT_SM_DIVERSITY support is true.
*/
struct nvgpu_sm_info *sm_to_cluster_redex_config;
#endif
#ifdef CONFIG_NVGPU_GRAPHICS
u32 max_zcull_per_gpc_count;
u32 zcb_count;
u32 *gpc_zcb_count;
u8 *map_tiles;
u32 map_tile_count;
u32 map_row_offset;
#endif
};
#endif /* NVGPU_GR_CONFIG_PRIV_H */