Files
linux-nvgpu/drivers/gpu/nvgpu/hal/fifo/fifo_gk20a.c
Vedashree Vidwans e0dd79cd43 gpu: nvgpu: rearch mc reset and enable hals
Remove current mc hals
- mc.reset()
- mc.enable()
- mc.disable()
- mc.reset_mask()
- mc.reset_engine()
- mc.reset_engine_enable()

Add new mc hals
- mc.enable_units(g, units, enable)
  > enable/disable given unit(s)
- mc.enable_dev(g, dev, enable)
  > enable/disable engine represented by given device pointer
- mc.enable_devtype(g, devtype)
  > enable/disable all engines of given devtype

Move common mc intr functions to common/mc/mc_intr.c.
Add below common mc functions
- nvgpu_mc_reset_units(g, units)
  > reset given logical OR of nvgpu unit bitmap
- nvgpu_mc_reset_dev(g, dev)
  > reset given single engine via dev
  > if engine is graphics, reset gpcs for nvgpu_next
- nvgpu_mc_reset_devtype(g, devtype)
  > reset all engines of given devtype
  > if devtype is graphics, reset gpcs for nvgpu_next

Bug 200648985
Bug 3109773

Change-Id: Idc67a14a0a7cde83de44fbfbec13007fead3ed5c
Signed-off-by: Vedashree Vidwans <vvidwans@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvgpu/+/2408523
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
2020-12-15 14:13:28 -06:00

106 lines
3.0 KiB
C

/*
* GK20A Graphics FIFO (gr host)
*
* Copyright (c) 2011-2020, NVIDIA CORPORATION. All rights reserved.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
* DEALINGS IN THE SOFTWARE.
*/
#include <nvgpu/log.h>
#include <nvgpu/soc.h>
#include <nvgpu/io.h>
#include <nvgpu/fifo.h>
#include <nvgpu/gk20a.h>
#include <nvgpu/power_features/cg.h>
#include <nvgpu/mc.h>
#include "hal/fifo/fifo_gk20a.h"
#include <nvgpu/hw/gk20a/hw_fifo_gk20a.h>
static void enable_fifo_interrupts(struct gk20a *g)
{
nvgpu_mc_intr_stall_unit_config(g, MC_INTR_UNIT_FIFO, MC_INTR_ENABLE);
nvgpu_mc_intr_nonstall_unit_config(g, MC_INTR_UNIT_FIFO,
MC_INTR_ENABLE);
g->ops.fifo.intr_0_enable(g, true);
g->ops.fifo.intr_1_enable(g, true);
}
int gk20a_init_fifo_reset_enable_hw(struct gk20a *g)
{
u32 timeout;
int err;
nvgpu_log_fn(g, " ");
/* enable pmc pfifo */
err = nvgpu_mc_reset_units(g, NVGPU_UNIT_FIFO);
if (err != 0) {
nvgpu_err(g, "Failed to reset FIFO unit");
}
nvgpu_cg_slcg_fifo_load_enable(g);
nvgpu_cg_blcg_fifo_load_enable(g);
timeout = nvgpu_readl(g, fifo_fb_timeout_r());
timeout = set_field(timeout, fifo_fb_timeout_period_m(),
fifo_fb_timeout_period_max_f());
nvgpu_log_info(g, "fifo_fb_timeout reg val = 0x%08x", timeout);
nvgpu_writel(g, fifo_fb_timeout_r(), timeout);
g->ops.pbdma.setup_hw(g);
enable_fifo_interrupts(g);
nvgpu_log_fn(g, "done");
return 0;
}
int gk20a_init_fifo_setup_hw(struct gk20a *g)
{
#ifdef CONFIG_NVGPU_USERD
struct nvgpu_fifo *f = &g->fifo;
u64 shifted_addr;
nvgpu_log_fn(g, " ");
/* set the base for the userd region now */
shifted_addr = f->userd_gpu_va >> 12;
if ((shifted_addr >> 32) != 0U) {
nvgpu_err(g, "GPU VA > 32 bits %016llx", f->userd_gpu_va);
return -EFAULT;
}
nvgpu_writel(g, fifo_bar1_base_r(),
fifo_bar1_base_ptr_f(u64_lo32(shifted_addr)) |
fifo_bar1_base_valid_true_f());
#endif
nvgpu_log_fn(g, "done");
return 0;
}
void gk20a_fifo_bar1_snooping_disable(struct gk20a *g)
{
nvgpu_writel(g, fifo_bar1_base_r(),
fifo_bar1_base_valid_false_f());
}