mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 09:57:08 +03:00
Reorganize HAL initialization to remove inheritance and construct the gpu_ops struct at compile time. This patch only covers the therm sub-module of the gpu_ops struct. Perform HAL function assignments in hal_gxxxx.c through the population of a chip-specific copy of gpu_ops. Jira NVGPU-74 Change-Id: Ic9d03304d3dcde0365cbf22af2dbe1e7eb0e04bb Signed-off-by: Sunny He <suhe@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1527422 Reviewed-by: Automatic_Commit_Validation_User GVS: Gerrit_Virtual_Submit Reviewed-by: Terje Bergstrom <tbergstrom@nvidia.com>
468 lines
15 KiB
C
468 lines
15 KiB
C
/*
|
|
* GP10B Tegra HAL interface
|
|
*
|
|
* Copyright (c) 2014-2017, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*/
|
|
|
|
#include "gk20a/gk20a.h"
|
|
#include "gk20a/fifo_gk20a.h"
|
|
#include "gk20a/ctxsw_trace_gk20a.h"
|
|
#include "gk20a/fecs_trace_gk20a.h"
|
|
#include "gk20a/dbg_gpu_gk20a.h"
|
|
#include "gk20a/css_gr_gk20a.h"
|
|
#include "gk20a/bus_gk20a.h"
|
|
#include "gk20a/pramin_gk20a.h"
|
|
#include "gk20a/flcn_gk20a.h"
|
|
#include "gk20a/regops_gk20a.h"
|
|
#include "gk20a/mc_gk20a.h"
|
|
|
|
#include "gp10b/gr_gp10b.h"
|
|
#include "gp10b/fecs_trace_gp10b.h"
|
|
#include "gp10b/mc_gp10b.h"
|
|
#include "gp10b/ltc_gp10b.h"
|
|
#include "gp10b/mm_gp10b.h"
|
|
#include "gp10b/ce_gp10b.h"
|
|
#include "gp10b/fb_gp10b.h"
|
|
#include "gp10b/pmu_gp10b.h"
|
|
#include "gp10b/gr_ctx_gp10b.h"
|
|
#include "gp10b/fifo_gp10b.h"
|
|
#include "gp10b/gp10b_gating_reglist.h"
|
|
#include "gp10b/regops_gp10b.h"
|
|
#include "gp10b/cde_gp10b.h"
|
|
#include "gp10b/therm_gp10b.h"
|
|
#include "gp10b/priv_ring_gp10b.h"
|
|
|
|
#include "gm20b/ltc_gm20b.h"
|
|
#include "gm20b/gr_gm20b.h"
|
|
#include "gm20b/fifo_gm20b.h"
|
|
#include "gm20b/pmu_gm20b.h"
|
|
#include "gm20b/clk_gm20b.h"
|
|
#include "gm20b/fifo_gm20b.h"
|
|
|
|
#include "gp10b.h"
|
|
#include "hal_gp10b.h"
|
|
|
|
#include <nvgpu/debug.h>
|
|
#include <nvgpu/bug.h>
|
|
#include <nvgpu/enabled.h>
|
|
#include <nvgpu/bus.h>
|
|
|
|
#include <nvgpu/hw/gp10b/hw_proj_gp10b.h>
|
|
#include <nvgpu/hw/gp10b/hw_fuse_gp10b.h>
|
|
#include <nvgpu/hw/gp10b/hw_fifo_gp10b.h>
|
|
#include <nvgpu/hw/gp10b/hw_ram_gp10b.h>
|
|
#include <nvgpu/hw/gp10b/hw_top_gp10b.h>
|
|
#include <nvgpu/hw/gp10b/hw_pram_gp10b.h>
|
|
|
|
static int gp10b_get_litter_value(struct gk20a *g, int value)
|
|
{
|
|
int ret = EINVAL;
|
|
switch (value) {
|
|
case GPU_LIT_NUM_GPCS:
|
|
ret = proj_scal_litter_num_gpcs_v();
|
|
break;
|
|
case GPU_LIT_NUM_PES_PER_GPC:
|
|
ret = proj_scal_litter_num_pes_per_gpc_v();
|
|
break;
|
|
case GPU_LIT_NUM_ZCULL_BANKS:
|
|
ret = proj_scal_litter_num_zcull_banks_v();
|
|
break;
|
|
case GPU_LIT_NUM_TPC_PER_GPC:
|
|
ret = proj_scal_litter_num_tpc_per_gpc_v();
|
|
break;
|
|
case GPU_LIT_NUM_SM_PER_TPC:
|
|
ret = proj_scal_litter_num_sm_per_tpc_v();
|
|
break;
|
|
case GPU_LIT_NUM_FBPS:
|
|
ret = proj_scal_litter_num_fbps_v();
|
|
break;
|
|
case GPU_LIT_GPC_BASE:
|
|
ret = proj_gpc_base_v();
|
|
break;
|
|
case GPU_LIT_GPC_STRIDE:
|
|
ret = proj_gpc_stride_v();
|
|
break;
|
|
case GPU_LIT_GPC_SHARED_BASE:
|
|
ret = proj_gpc_shared_base_v();
|
|
break;
|
|
case GPU_LIT_TPC_IN_GPC_BASE:
|
|
ret = proj_tpc_in_gpc_base_v();
|
|
break;
|
|
case GPU_LIT_TPC_IN_GPC_STRIDE:
|
|
ret = proj_tpc_in_gpc_stride_v();
|
|
break;
|
|
case GPU_LIT_TPC_IN_GPC_SHARED_BASE:
|
|
ret = proj_tpc_in_gpc_shared_base_v();
|
|
break;
|
|
case GPU_LIT_PPC_IN_GPC_BASE:
|
|
ret = proj_ppc_in_gpc_base_v();
|
|
break;
|
|
case GPU_LIT_PPC_IN_GPC_STRIDE:
|
|
ret = proj_ppc_in_gpc_stride_v();
|
|
break;
|
|
case GPU_LIT_PPC_IN_GPC_SHARED_BASE:
|
|
ret = proj_ppc_in_gpc_shared_base_v();
|
|
break;
|
|
case GPU_LIT_ROP_BASE:
|
|
ret = proj_rop_base_v();
|
|
break;
|
|
case GPU_LIT_ROP_STRIDE:
|
|
ret = proj_rop_stride_v();
|
|
break;
|
|
case GPU_LIT_ROP_SHARED_BASE:
|
|
ret = proj_rop_shared_base_v();
|
|
break;
|
|
case GPU_LIT_HOST_NUM_ENGINES:
|
|
ret = proj_host_num_engines_v();
|
|
break;
|
|
case GPU_LIT_HOST_NUM_PBDMA:
|
|
ret = proj_host_num_pbdma_v();
|
|
break;
|
|
case GPU_LIT_LTC_STRIDE:
|
|
ret = proj_ltc_stride_v();
|
|
break;
|
|
case GPU_LIT_LTS_STRIDE:
|
|
ret = proj_lts_stride_v();
|
|
break;
|
|
/* GP10B does not have a FBPA unit, despite what's listed in the
|
|
* hw headers or read back through NV_PTOP_SCAL_NUM_FBPAS,
|
|
* so hardcode all values to 0.
|
|
*/
|
|
case GPU_LIT_NUM_FBPAS:
|
|
case GPU_LIT_FBPA_STRIDE:
|
|
case GPU_LIT_FBPA_BASE:
|
|
case GPU_LIT_FBPA_SHARED_BASE:
|
|
ret = 0;
|
|
break;
|
|
default:
|
|
nvgpu_err(g, "Missing definition %d", value);
|
|
BUG();
|
|
break;
|
|
}
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct gpu_ops gp10b_ops = {
|
|
.ltc = {
|
|
.determine_L2_size_bytes = gp10b_determine_L2_size_bytes,
|
|
.set_zbc_color_entry = gm20b_ltc_set_zbc_color_entry,
|
|
.set_zbc_depth_entry = gm20b_ltc_set_zbc_depth_entry,
|
|
.init_cbc = gm20b_ltc_init_cbc,
|
|
.init_fs_state = gp10b_ltc_init_fs_state,
|
|
.init_comptags = gp10b_ltc_init_comptags,
|
|
.cbc_ctrl = gm20b_ltc_cbc_ctrl,
|
|
.isr = gp10b_ltc_isr,
|
|
.cbc_fix_config = gm20b_ltc_cbc_fix_config,
|
|
.flush = gm20b_flush_ltc,
|
|
#ifdef CONFIG_DEBUG_FS
|
|
.sync_debugfs = gp10b_ltc_sync_debugfs,
|
|
#endif
|
|
},
|
|
.ce2 = {
|
|
.isr_stall = gp10b_ce_isr,
|
|
.isr_nonstall = gp10b_ce_nonstall_isr,
|
|
},
|
|
.clock_gating = {
|
|
.slcg_bus_load_gating_prod =
|
|
gp10b_slcg_bus_load_gating_prod,
|
|
.slcg_ce2_load_gating_prod =
|
|
gp10b_slcg_ce2_load_gating_prod,
|
|
.slcg_chiplet_load_gating_prod =
|
|
gp10b_slcg_chiplet_load_gating_prod,
|
|
.slcg_ctxsw_firmware_load_gating_prod =
|
|
gp10b_slcg_ctxsw_firmware_load_gating_prod,
|
|
.slcg_fb_load_gating_prod =
|
|
gp10b_slcg_fb_load_gating_prod,
|
|
.slcg_fifo_load_gating_prod =
|
|
gp10b_slcg_fifo_load_gating_prod,
|
|
.slcg_gr_load_gating_prod =
|
|
gr_gp10b_slcg_gr_load_gating_prod,
|
|
.slcg_ltc_load_gating_prod =
|
|
ltc_gp10b_slcg_ltc_load_gating_prod,
|
|
.slcg_perf_load_gating_prod =
|
|
gp10b_slcg_perf_load_gating_prod,
|
|
.slcg_priring_load_gating_prod =
|
|
gp10b_slcg_priring_load_gating_prod,
|
|
.slcg_pmu_load_gating_prod =
|
|
gp10b_slcg_pmu_load_gating_prod,
|
|
.slcg_therm_load_gating_prod =
|
|
gp10b_slcg_therm_load_gating_prod,
|
|
.slcg_xbar_load_gating_prod =
|
|
gp10b_slcg_xbar_load_gating_prod,
|
|
.blcg_bus_load_gating_prod =
|
|
gp10b_blcg_bus_load_gating_prod,
|
|
.blcg_ce_load_gating_prod =
|
|
gp10b_blcg_ce_load_gating_prod,
|
|
.blcg_ctxsw_firmware_load_gating_prod =
|
|
gp10b_blcg_ctxsw_firmware_load_gating_prod,
|
|
.blcg_fb_load_gating_prod =
|
|
gp10b_blcg_fb_load_gating_prod,
|
|
.blcg_fifo_load_gating_prod =
|
|
gp10b_blcg_fifo_load_gating_prod,
|
|
.blcg_gr_load_gating_prod =
|
|
gp10b_blcg_gr_load_gating_prod,
|
|
.blcg_ltc_load_gating_prod =
|
|
gp10b_blcg_ltc_load_gating_prod,
|
|
.blcg_pwr_csb_load_gating_prod =
|
|
gp10b_blcg_pwr_csb_load_gating_prod,
|
|
.blcg_pmu_load_gating_prod =
|
|
gp10b_blcg_pmu_load_gating_prod,
|
|
.blcg_xbar_load_gating_prod =
|
|
gp10b_blcg_xbar_load_gating_prod,
|
|
.pg_gr_load_gating_prod =
|
|
gr_gp10b_pg_gr_load_gating_prod,
|
|
},
|
|
.fifo = {
|
|
.init_fifo_setup_hw = gk20a_init_fifo_setup_hw,
|
|
.bind_channel = channel_gm20b_bind,
|
|
.unbind_channel = gk20a_fifo_channel_unbind,
|
|
.disable_channel = gk20a_fifo_disable_channel,
|
|
.enable_channel = gk20a_fifo_enable_channel,
|
|
.alloc_inst = gk20a_fifo_alloc_inst,
|
|
.free_inst = gk20a_fifo_free_inst,
|
|
.setup_ramfc = channel_gp10b_setup_ramfc,
|
|
.channel_set_priority = gk20a_fifo_set_priority,
|
|
.channel_set_timeslice = gk20a_fifo_set_timeslice,
|
|
.default_timeslice_us = gk20a_fifo_default_timeslice_us,
|
|
.setup_userd = gk20a_fifo_setup_userd,
|
|
.userd_gp_get = gk20a_fifo_userd_gp_get,
|
|
.userd_gp_put = gk20a_fifo_userd_gp_put,
|
|
.userd_pb_get = gk20a_fifo_userd_pb_get,
|
|
.pbdma_acquire_val = gk20a_fifo_pbdma_acquire_val,
|
|
.preempt_channel = gk20a_fifo_preempt_channel,
|
|
.preempt_tsg = gk20a_fifo_preempt_tsg,
|
|
.update_runlist = gk20a_fifo_update_runlist,
|
|
.trigger_mmu_fault = gm20b_fifo_trigger_mmu_fault,
|
|
.get_mmu_fault_info = gp10b_fifo_get_mmu_fault_info,
|
|
.wait_engine_idle = gk20a_fifo_wait_engine_idle,
|
|
.get_num_fifos = gm20b_fifo_get_num_fifos,
|
|
.get_pbdma_signature = gp10b_fifo_get_pbdma_signature,
|
|
.set_runlist_interleave = gk20a_fifo_set_runlist_interleave,
|
|
.tsg_set_timeslice = gk20a_fifo_tsg_set_timeslice,
|
|
.force_reset_ch = gk20a_fifo_force_reset_ch,
|
|
.engine_enum_from_type = gp10b_fifo_engine_enum_from_type,
|
|
.device_info_data_parse = gp10b_device_info_data_parse,
|
|
.eng_runlist_base_size = fifo_eng_runlist_base__size_1_v,
|
|
.init_engine_info = gk20a_fifo_init_engine_info,
|
|
.runlist_entry_size = ram_rl_entry_size_v,
|
|
.get_tsg_runlist_entry = gk20a_get_tsg_runlist_entry,
|
|
.get_ch_runlist_entry = gk20a_get_ch_runlist_entry,
|
|
.is_fault_engine_subid_gpc = gk20a_is_fault_engine_subid_gpc,
|
|
.dump_pbdma_status = gk20a_dump_pbdma_status,
|
|
.dump_eng_status = gk20a_dump_eng_status,
|
|
.dump_channel_status_ramfc = gk20a_dump_channel_status_ramfc,
|
|
.intr_0_error_mask = gk20a_fifo_intr_0_error_mask,
|
|
.is_preempt_pending = gk20a_fifo_is_preempt_pending,
|
|
.init_pbdma_intr_descs = gp10b_fifo_init_pbdma_intr_descs,
|
|
.reset_enable_hw = gk20a_init_fifo_reset_enable_hw,
|
|
.teardown_ch_tsg = gk20a_fifo_teardown_ch_tsg,
|
|
.handle_sched_error = gk20a_fifo_handle_sched_error,
|
|
.handle_pbdma_intr_0 = gk20a_fifo_handle_pbdma_intr_0,
|
|
.handle_pbdma_intr_1 = gk20a_fifo_handle_pbdma_intr_1,
|
|
.tsg_bind_channel = gk20a_tsg_bind_channel,
|
|
.tsg_unbind_channel = gk20a_tsg_unbind_channel,
|
|
#ifdef CONFIG_TEGRA_GK20A_NVHOST
|
|
.alloc_syncpt_buf = gk20a_fifo_alloc_syncpt_buf,
|
|
.free_syncpt_buf = gk20a_fifo_free_syncpt_buf,
|
|
.add_syncpt_wait_cmd = gk20a_fifo_add_syncpt_wait_cmd,
|
|
.get_syncpt_wait_cmd_size = gk20a_fifo_get_syncpt_wait_cmd_size,
|
|
.add_syncpt_incr_cmd = gk20a_fifo_add_syncpt_incr_cmd,
|
|
.get_syncpt_incr_cmd_size = gk20a_fifo_get_syncpt_incr_cmd_size,
|
|
#endif
|
|
.resetup_ramfc = gp10b_fifo_resetup_ramfc,
|
|
.device_info_fault_id = top_device_info_data_fault_id_enum_v,
|
|
},
|
|
.gr_ctx = {
|
|
.get_netlist_name = gr_gp10b_get_netlist_name,
|
|
.is_fw_defined = gr_gp10b_is_firmware_defined,
|
|
},
|
|
#ifdef CONFIG_GK20A_CTXSW_TRACE
|
|
.fecs_trace = {
|
|
.alloc_user_buffer = gk20a_ctxsw_dev_ring_alloc,
|
|
.free_user_buffer = gk20a_ctxsw_dev_ring_free,
|
|
.mmap_user_buffer = gk20a_ctxsw_dev_mmap_buffer,
|
|
.init = gk20a_fecs_trace_init,
|
|
.deinit = gk20a_fecs_trace_deinit,
|
|
.enable = gk20a_fecs_trace_enable,
|
|
.disable = gk20a_fecs_trace_disable,
|
|
.is_enabled = gk20a_fecs_trace_is_enabled,
|
|
.reset = gk20a_fecs_trace_reset,
|
|
.flush = gp10b_fecs_trace_flush,
|
|
.poll = gk20a_fecs_trace_poll,
|
|
.bind_channel = gk20a_fecs_trace_bind_channel,
|
|
.unbind_channel = gk20a_fecs_trace_unbind_channel,
|
|
.max_entries = gk20a_gr_max_entries,
|
|
},
|
|
#endif /* CONFIG_GK20A_CTXSW_TRACE */
|
|
.pramin = {
|
|
.enter = gk20a_pramin_enter,
|
|
.exit = gk20a_pramin_exit,
|
|
.data032_r = pram_data032_r,
|
|
},
|
|
.therm = {
|
|
.init_therm_setup_hw = gp10b_init_therm_setup_hw,
|
|
.elcg_init_idle_filters = gp10b_elcg_init_idle_filters,
|
|
},
|
|
.mc = {
|
|
.intr_enable = mc_gp10b_intr_enable,
|
|
.intr_unit_config = mc_gp10b_intr_unit_config,
|
|
.isr_stall = mc_gp10b_isr_stall,
|
|
.intr_stall = mc_gp10b_intr_stall,
|
|
.intr_stall_pause = mc_gp10b_intr_stall_pause,
|
|
.intr_stall_resume = mc_gp10b_intr_stall_resume,
|
|
.intr_nonstall = mc_gp10b_intr_nonstall,
|
|
.intr_nonstall_pause = mc_gp10b_intr_nonstall_pause,
|
|
.intr_nonstall_resume = mc_gp10b_intr_nonstall_resume,
|
|
.enable = gk20a_mc_enable,
|
|
.disable = gk20a_mc_disable,
|
|
.reset = gk20a_mc_reset,
|
|
.boot_0 = gk20a_mc_boot_0,
|
|
.is_intr1_pending = mc_gp10b_is_intr1_pending,
|
|
},
|
|
.debug = {
|
|
.show_dump = gk20a_debug_show_dump,
|
|
},
|
|
.dbg_session_ops = {
|
|
.exec_reg_ops = exec_regops_gk20a,
|
|
.dbg_set_powergate = dbg_set_powergate,
|
|
.check_and_set_global_reservation =
|
|
nvgpu_check_and_set_global_reservation,
|
|
.check_and_set_context_reservation =
|
|
nvgpu_check_and_set_context_reservation,
|
|
.release_profiler_reservation =
|
|
nvgpu_release_profiler_reservation,
|
|
.perfbuffer_enable = gk20a_perfbuf_enable_locked,
|
|
.perfbuffer_disable = gk20a_perfbuf_disable_locked,
|
|
},
|
|
.cde = {
|
|
.get_program_numbers = gp10b_cde_get_program_numbers,
|
|
.need_scatter_buffer = gp10b_need_scatter_buffer,
|
|
.populate_scatter_buffer = gp10b_populate_scatter_buffer,
|
|
},
|
|
.bus = {
|
|
.init_hw = gk20a_bus_init_hw,
|
|
.isr = gk20a_bus_isr,
|
|
.read_ptimer = gk20a_read_ptimer,
|
|
.get_timestamps_zipper = nvgpu_get_timestamps_zipper,
|
|
.bar1_bind = gk20a_bus_bar1_bind,
|
|
},
|
|
#if defined(CONFIG_GK20A_CYCLE_STATS)
|
|
.css = {
|
|
.enable_snapshot = css_hw_enable_snapshot,
|
|
.disable_snapshot = css_hw_disable_snapshot,
|
|
.check_data_available = css_hw_check_data_available,
|
|
.set_handled_snapshots = css_hw_set_handled_snapshots,
|
|
.allocate_perfmon_ids = css_gr_allocate_perfmon_ids,
|
|
.release_perfmon_ids = css_gr_release_perfmon_ids,
|
|
},
|
|
#endif
|
|
.falcon = {
|
|
.falcon_hal_sw_init = gk20a_falcon_hal_sw_init,
|
|
},
|
|
.priv_ring = {
|
|
.isr = gp10b_priv_ring_isr,
|
|
},
|
|
.chip_init_gpu_characteristics = gp10b_init_gpu_characteristics,
|
|
.get_litter_value = gp10b_get_litter_value,
|
|
};
|
|
|
|
int gp10b_init_hal(struct gk20a *g)
|
|
{
|
|
struct gpu_ops *gops = &g->ops;
|
|
struct nvgpu_gpu_characteristics *c = &g->gpu_characteristics;
|
|
u32 val;
|
|
|
|
gops->ltc = gp10b_ops.ltc;
|
|
gops->ce2 = gp10b_ops.ce2;
|
|
gops->clock_gating = gp10b_ops.clock_gating;
|
|
gops->fifo = gp10b_ops.fifo;
|
|
gops->gr_ctx = gp10b_ops.gr_ctx;
|
|
gops->fecs_trace = gp10b_ops.fecs_trace;
|
|
gops->pramin = gp10b_ops.pramin;
|
|
gops->therm = gp10b_ops.therm;
|
|
gops->mc = gp10b_ops.mc;
|
|
gops->debug = gp10b_ops.debug;
|
|
gops->dbg_session_ops = gp10b_ops.dbg_session_ops;
|
|
gops->cde = gp10b_ops.cde;
|
|
gops->bus = gp10b_ops.bus;
|
|
#if defined(CONFIG_GK20A_CYCLE_STATS)
|
|
gops->css = gp10b_ops.css;
|
|
#endif
|
|
gops->falcon = gp10b_ops.falcon;
|
|
|
|
gops->priv_ring = gp10b_ops.priv_ring;
|
|
|
|
/* Lone Functions */
|
|
gops->chip_init_gpu_characteristics =
|
|
gp10b_ops.chip_init_gpu_characteristics;
|
|
gops->get_litter_value = gp10b_ops.get_litter_value;
|
|
|
|
__nvgpu_set_enabled(g, NVGPU_GR_USE_DMA_FOR_FW_BOOTSTRAP, true);
|
|
__nvgpu_set_enabled(g, NVGPU_PMU_PSTATE, false);
|
|
|
|
#ifdef CONFIG_TEGRA_ACR
|
|
if (nvgpu_is_enabled(g, NVGPU_IS_FMODEL)) {
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, false);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, false);
|
|
} else if (g->is_virtual) {
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, true);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, true);
|
|
} else {
|
|
val = gk20a_readl(g, fuse_opt_priv_sec_en_r());
|
|
if (val) {
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, true);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, true);
|
|
} else {
|
|
gk20a_dbg_info("priv security is disabled in HW");
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, false);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, false);
|
|
}
|
|
}
|
|
#else
|
|
if (nvgpu_is_enabled(g, NVGPU_IS_FMODEL)) {
|
|
gk20a_dbg_info("running simulator with PRIV security disabled");
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, false);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, false);
|
|
} else {
|
|
val = gk20a_readl(g, fuse_opt_priv_sec_en_r());
|
|
if (val) {
|
|
gk20a_dbg_info("priv security is not supported but enabled");
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, true);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, true);
|
|
return -EPERM;
|
|
} else {
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_PRIVSECURITY, false);
|
|
__nvgpu_set_enabled(g, NVGPU_SEC_SECUREGPCCS, false);
|
|
}
|
|
}
|
|
#endif
|
|
|
|
g->bootstrap_owner = LSF_BOOTSTRAP_OWNER_DEFAULT;
|
|
gp10b_init_gr(g);
|
|
gp10b_init_fb(gops);
|
|
gp10b_init_mm(gops);
|
|
gp10b_init_pmu_ops(g);
|
|
gp10b_init_regops(gops);
|
|
|
|
g->name = "gp10b";
|
|
|
|
c->twod_class = FERMI_TWOD_A;
|
|
c->threed_class = PASCAL_A;
|
|
c->compute_class = PASCAL_COMPUTE_A;
|
|
c->gpfifo_class = PASCAL_CHANNEL_GPFIFO_A;
|
|
c->inline_to_memory_class = KEPLER_INLINE_TO_MEMORY_B;
|
|
c->dma_copy_class = PASCAL_DMA_COPY_A;
|
|
|
|
return 0;
|
|
}
|