Files
linux-nvgpu/drivers/gpu/nvgpu/common/perf/perfbuf.c
Deepak Nibade 221475f753 gpu: nvgpu: add profiler apis to manage PMA stream
Support new IOCTL to manage PMA stream meta data by adding below API
nvgpu_prof_ioctl_pma_stream_update_get_put()

Add nvgpu_perfbuf_update_get_put() to handle all the updates coming
from userspace and to pass all required information.

Add gops.perf.update_get_put() to handle all HW accesses required in
perf HW unit.

Add gops.perf.bind_mem_bytes_buffer_addr() to bind the available bytes
buffer while binding HWPM streamout.

Bug 2510974
Jira NVGPU-5360

Change-Id: Ibacc2299b845e47776babc081759dfc4afde34fe
Signed-off-by: Deepak Nibade <dnibade@nvidia.com>
Reviewed-on: https://git-master.nvidia.com/r/c/linux-nvgpu/+/2406484
Reviewed-by: automaticguardword <automaticguardword@nvidia.com>
Reviewed-by: svc-mobile-coverity <svc-mobile-coverity@nvidia.com>
Reviewed-by: svc-mobile-misra <svc-mobile-misra@nvidia.com>
Reviewed-by: svc-mobile-cert <svc-mobile-cert@nvidia.com>
Reviewed-by: Antony Clince Alex <aalex@nvidia.com>
Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com>
GVS: Gerrit_Virtual_Submit
Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
2020-12-15 14:13:28 -06:00

159 lines
3.9 KiB
C

/*
* Copyright (c) 2018-2020, NVIDIA CORPORATION. All rights reserved.
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
* DEALINGS IN THE SOFTWARE.
*/
#include <nvgpu/mm.h>
#include <nvgpu/sizes.h>
#include <nvgpu/perfbuf.h>
#include <nvgpu/gk20a.h>
#include <nvgpu/nvgpu_init.h>
int nvgpu_perfbuf_enable_locked(struct gk20a *g, u64 offset, u32 size)
{
int err;
err = gk20a_busy(g);
if (err != 0) {
nvgpu_err(g, "failed to poweron");
return err;
}
g->ops.perf.membuf_reset_streaming(g);
g->ops.perf.enable_membuf(g, size, offset);
gk20a_idle(g);
return 0;
}
int nvgpu_perfbuf_disable_locked(struct gk20a *g)
{
int err = gk20a_busy(g);
if (err != 0) {
nvgpu_err(g, "failed to poweron");
return err;
}
g->ops.perf.membuf_reset_streaming(g);
g->ops.perf.disable_membuf(g);
gk20a_idle(g);
return 0;
}
int nvgpu_perfbuf_init_inst_block(struct gk20a *g)
{
struct mm_gk20a *mm = &g->mm;
int err;
err = nvgpu_alloc_inst_block(g, &mm->perfbuf.inst_block);
if (err != 0) {
return err;
}
g->ops.mm.init_inst_block(&mm->perfbuf.inst_block, mm->perfbuf.vm, 0);
g->ops.perf.init_inst_block(g, &mm->perfbuf.inst_block);
return 0;
}
int nvgpu_perfbuf_init_vm(struct gk20a *g)
{
struct mm_gk20a *mm = &g->mm;
u32 big_page_size = g->ops.mm.gmmu.get_default_big_page_size();
int err;
mm->perfbuf.vm = nvgpu_vm_init(g, big_page_size,
big_page_size << 10,
nvgpu_safe_sub_u64(NV_MM_DEFAULT_USER_SIZE,
big_page_size << 10),
NV_MM_DEFAULT_KERNEL_SIZE,
false, false, false, "perfbuf");
if (mm->perfbuf.vm == NULL) {
return -ENOMEM;
}
err = g->ops.perfbuf.init_inst_block(g);
if (err != 0) {
nvgpu_vm_put(mm->perfbuf.vm);
return err;
}
return 0;
}
void nvgpu_perfbuf_deinit_inst_block(struct gk20a *g)
{
g->ops.perf.deinit_inst_block(g);
nvgpu_free_inst_block(g, &g->mm.perfbuf.inst_block);
}
void nvgpu_perfbuf_deinit_vm(struct gk20a *g)
{
g->ops.perfbuf.deinit_inst_block(g);
nvgpu_vm_put(g->mm.perfbuf.vm);
}
int nvgpu_perfbuf_update_get_put(struct gk20a *g, u64 bytes_consumed,
u64 *bytes_available, void *cpuva, bool wait,
u64 *put_ptr, bool *overflowed)
{
struct nvgpu_timeout timeout;
int err;
bool update_available_bytes = (bytes_available == NULL) ? false : true;
volatile u32 *available_bytes_va = (u32 *)cpuva;
if (update_available_bytes) {
*available_bytes_va = 0xffffffff;
}
err = g->ops.perf.update_get_put(g, bytes_consumed,
update_available_bytes, put_ptr, overflowed);
if (err != 0) {
return err;
}
if (update_available_bytes && wait) {
err = nvgpu_timeout_init(g, &timeout, 10000, NVGPU_TIMER_CPU_TIMER);
if (err != 0) {
nvgpu_err(g, "nvgpu_timeout_init() failed err=%d", err);
return err;
}
do {
if (*available_bytes_va != 0xffffffff) {
break;
}
nvgpu_msleep(10);
} while (nvgpu_timeout_expired(&timeout) == 0);
if (*available_bytes_va == 0xffffffff) {
return -ETIMEDOUT;
}
*bytes_available = *available_bytes_va;
}
return 0;
}