mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 18:16:01 +03:00
Add regops whitelists for GV100 JIRA: NVGPUGV100-36 Change-Id: Ifeb286e2e8df056ba9afdd32f457bacf1b4813fc Signed-off-by: David Nieto <dmartineznie@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1582835 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
43 lines
2.0 KiB
C
43 lines
2.0 KiB
C
/*
|
|
*
|
|
* Tegra GV100 GPU Driver Register Ops
|
|
*
|
|
* Copyright (c) 2017, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
#ifndef __REGOPS_GV100_H_
|
|
#define __REGOPS_GV100_H_
|
|
|
|
const struct regop_offset_range *gv100_get_global_whitelist_ranges(void);
|
|
int gv100_get_global_whitelist_ranges_count(void);
|
|
const struct regop_offset_range *gv100_get_context_whitelist_ranges(void);
|
|
int gv100_get_context_whitelist_ranges_count(void);
|
|
const u32 *gv100_get_runcontrol_whitelist(void);
|
|
int gv100_get_runcontrol_whitelist_count(void);
|
|
const struct regop_offset_range *gv100_get_runcontrol_whitelist_ranges(void);
|
|
int gv100_get_runcontrol_whitelist_ranges_count(void);
|
|
const u32 *gv100_get_qctl_whitelist(void);
|
|
int gv100_get_qctl_whitelist_count(void);
|
|
const struct regop_offset_range *gv100_get_qctl_whitelist_ranges(void);
|
|
int gv100_get_qctl_whitelist_ranges_count(void);
|
|
int gv100_apply_smpc_war(struct dbg_session_gk20a *dbg_s);
|
|
|
|
#endif /* __REGOPS_GV11B_H_ */
|