mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-22 17:36:20 +03:00
Add bus HAL and move all bus related hardware sequencing to that file: BAR1 binding, timer access, and interrupt handling. Change-Id: Ibc5f5797dc338de10749b446a7bdbcae600fecb4 Signed-off-by: Terje Bergstrom <tbergstrom@nvidia.com> Reviewed-on: http://git-master/r/1323353 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
189 lines
5.2 KiB
C
189 lines
5.2 KiB
C
/*
|
|
* GP20B master
|
|
*
|
|
* Copyright (c) 2014-2016, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms and conditions of the GNU General Public License,
|
|
* version 2, as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*/
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include "gk20a/gk20a.h"
|
|
#include "gk20a/mc_gk20a.h"
|
|
|
|
#include "mc_gp10b.h"
|
|
|
|
#include <nvgpu/hw/gp10b/hw_mc_gp10b.h>
|
|
|
|
void mc_gp10b_intr_enable(struct gk20a *g)
|
|
{
|
|
u32 eng_intr_mask = gk20a_fifo_engine_interrupt_mask(g);
|
|
|
|
gk20a_writel(g, mc_intr_en_clear_r(NVGPU_MC_INTR_STALLING),
|
|
0xffffffff);
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_STALLING] =
|
|
mc_intr_pfifo_pending_f() |
|
|
mc_intr_priv_ring_pending_f() |
|
|
mc_intr_pbus_pending_f() |
|
|
mc_intr_ltc_pending_f() |
|
|
mc_intr_replayable_fault_pending_f() |
|
|
eng_intr_mask;
|
|
gk20a_writel(g, mc_intr_en_set_r(NVGPU_MC_INTR_STALLING),
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_STALLING]);
|
|
|
|
gk20a_writel(g, mc_intr_en_clear_r(NVGPU_MC_INTR_NONSTALLING),
|
|
0xffffffff);
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_NONSTALLING] =
|
|
mc_intr_pfifo_pending_f() |
|
|
eng_intr_mask;
|
|
gk20a_writel(g, mc_intr_en_set_r(NVGPU_MC_INTR_NONSTALLING),
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_NONSTALLING]);
|
|
}
|
|
|
|
void mc_gp10b_intr_unit_config(struct gk20a *g, bool enable,
|
|
bool is_stalling, u32 mask)
|
|
{
|
|
u32 intr_index = 0;
|
|
u32 reg = 0;
|
|
|
|
intr_index = (is_stalling ? NVGPU_MC_INTR_STALLING :
|
|
NVGPU_MC_INTR_NONSTALLING);
|
|
if (enable) {
|
|
reg = mc_intr_en_set_r(intr_index);
|
|
g->ops.mc.intr_mask_restore[intr_index] |= mask;
|
|
|
|
} else {
|
|
reg = mc_intr_en_clear_r(intr_index);
|
|
g->ops.mc.intr_mask_restore[intr_index] &= ~mask;
|
|
}
|
|
|
|
gk20a_writel(g, reg, mask);
|
|
}
|
|
|
|
irqreturn_t mc_gp10b_isr_stall(struct gk20a *g)
|
|
{
|
|
u32 mc_intr_0;
|
|
|
|
if (!g->power_on)
|
|
return IRQ_NONE;
|
|
|
|
/* not from gpu when sharing irq with others */
|
|
mc_intr_0 = gk20a_readl(g, mc_intr_r(0));
|
|
if (unlikely(!mc_intr_0))
|
|
return IRQ_NONE;
|
|
|
|
gk20a_writel(g, mc_intr_en_clear_r(0), 0xffffffff);
|
|
|
|
atomic_inc(&g->hw_irq_stall_count);
|
|
|
|
return IRQ_WAKE_THREAD;
|
|
}
|
|
|
|
irqreturn_t mc_gp10b_isr_nonstall(struct gk20a *g)
|
|
{
|
|
u32 mc_intr_1;
|
|
u32 hw_irq_count;
|
|
|
|
if (!g->power_on)
|
|
return IRQ_NONE;
|
|
|
|
/* not from gpu when sharing irq with others */
|
|
mc_intr_1 = gk20a_readl(g, mc_intr_r(1));
|
|
if (unlikely(!mc_intr_1))
|
|
return IRQ_NONE;
|
|
|
|
gk20a_writel(g, mc_intr_en_clear_r(1), 0xffffffff);
|
|
|
|
if (g->ops.mc.isr_thread_nonstall)
|
|
g->ops.mc.isr_thread_nonstall(g, mc_intr_1);
|
|
|
|
hw_irq_count = atomic_inc_return(&g->hw_irq_nonstall_count);
|
|
|
|
gk20a_writel(g, mc_intr_en_set_r(NVGPU_MC_INTR_NONSTALLING),
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_NONSTALLING]);
|
|
|
|
/* sync handled irq counter before re-enabling interrupts */
|
|
atomic_set(&g->sw_irq_nonstall_last_handled, hw_irq_count);
|
|
|
|
wake_up_all(&g->sw_irq_nonstall_last_handled_wq);
|
|
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
irqreturn_t mc_gp10b_intr_thread_stall(struct gk20a *g)
|
|
{
|
|
u32 mc_intr_0;
|
|
int hw_irq_count;
|
|
|
|
u32 engine_id_idx;
|
|
u32 active_engine_id = 0;
|
|
u32 engine_enum = ENGINE_INVAL_GK20A;
|
|
|
|
gk20a_dbg(gpu_dbg_intr, "interrupt thread launched");
|
|
|
|
mc_intr_0 = gk20a_readl(g, mc_intr_r(0));
|
|
hw_irq_count = atomic_read(&g->hw_irq_stall_count);
|
|
|
|
gk20a_dbg(gpu_dbg_intr, "stall intr %08x\n", mc_intr_0);
|
|
|
|
for (engine_id_idx = 0; engine_id_idx < g->fifo.num_engines; engine_id_idx++) {
|
|
active_engine_id = g->fifo.active_engines_list[engine_id_idx];
|
|
|
|
if (mc_intr_0 & g->fifo.engine_info[active_engine_id].intr_mask) {
|
|
engine_enum = g->fifo.engine_info[active_engine_id].engine_enum;
|
|
/* GR Engine */
|
|
if (engine_enum == ENGINE_GR_GK20A) {
|
|
gr_gk20a_elpg_protected_call(g, gk20a_gr_isr(g));
|
|
}
|
|
|
|
/* CE Engine */
|
|
if (((engine_enum == ENGINE_GRCE_GK20A) ||
|
|
(engine_enum == ENGINE_ASYNC_CE_GK20A)) &&
|
|
g->ops.ce2.isr_stall){
|
|
g->ops.ce2.isr_stall(g,
|
|
g->fifo.engine_info[active_engine_id].inst_id,
|
|
g->fifo.engine_info[active_engine_id].pri_base);
|
|
}
|
|
}
|
|
}
|
|
if (mc_intr_0 & mc_intr_pfifo_pending_f())
|
|
gk20a_fifo_isr(g);
|
|
if (mc_intr_0 & mc_intr_pmu_pending_f())
|
|
gk20a_pmu_isr(g);
|
|
if (mc_intr_0 & mc_intr_priv_ring_pending_f())
|
|
gk20a_priv_ring_isr(g);
|
|
if (mc_intr_0 & mc_intr_ltc_pending_f())
|
|
g->ops.ltc.isr(g);
|
|
if (mc_intr_0 & mc_intr_pbus_pending_f())
|
|
g->ops.bus.isr(g);
|
|
|
|
/* sync handled irq counter before re-enabling interrupts */
|
|
atomic_set(&g->sw_irq_stall_last_handled, hw_irq_count);
|
|
|
|
gk20a_writel(g, mc_intr_en_set_r(NVGPU_MC_INTR_STALLING),
|
|
g->ops.mc.intr_mask_restore[NVGPU_MC_INTR_STALLING]);
|
|
|
|
wake_up_all(&g->sw_irq_stall_last_handled_wq);
|
|
|
|
return IRQ_HANDLED;
|
|
}
|
|
|
|
void gp10b_init_mc(struct gpu_ops *gops)
|
|
{
|
|
gops->mc.intr_enable = mc_gp10b_intr_enable;
|
|
gops->mc.intr_unit_config = mc_gp10b_intr_unit_config;
|
|
gops->mc.isr_stall = mc_gp10b_isr_stall;
|
|
gops->mc.isr_nonstall = mc_gp10b_isr_nonstall;
|
|
gops->mc.isr_thread_stall = mc_gp10b_intr_thread_stall;
|
|
gops->mc.isr_thread_nonstall = mc_gk20a_intr_thread_nonstall;
|
|
gops->mc.isr_nonstall_cb = mc_gk20a_nonstall_cb;
|
|
|
|
}
|