mirror of
git://nv-tegra.nvidia.com/linux-nvgpu.git
synced 2025-12-23 18:16:01 +03:00
This patch removes the dependency on the header file "uapi/linux/nvgpu.h" for regops_gk20a.c. The original structure and definitions in the uapi/linux/nvgpu.h is maintained for userspace libnvrm_gpu.h. The following changes are made in this patch. 1) Defined common versions of the NVGPU_DBG_GPU_REG_OP* definitions inside regops_gk20a.h. 2) Defined common version of struct nvgpu_dbg_gpu_reg_op inside regops_gk20a.h naming it struct nvgpu_dbg_reg_op. 3) Constructed APIs to convert the NVGPU_DBG_GPU_REG_OP* definitions from linux versions to common and vice versa. 4) Constructed APIs to convert from struct nvgpu_dbg_gpu_reg_op to struct nvgpu_dbg_reg_op and vice versa. 5) The ioctl handler nvgpu_ioctl_channel_reg_ops first copies from userspace into a local storage based on struct nvgpu_dbg_gpu_reg_op which is copied into the struct nvgpu_dbg_reg_op using the APIs above and after executing the regops handler passes the data back into userspace by copying back data from struct nvgpu_dbg_reg_op to struct nvgpu_dbg_gpu_reg_opi. JIRA NVGPU-417 Change-Id: I23bad48d2967a629a6308c7484f3741a89db6537 Signed-off-by: Debarshi Dutta <ddutta@nvidia.com> Reviewed-on: https://git-master.nvidia.com/r/1596972 Reviewed-by: mobile promotions <svcmobile_promotions@nvidia.com> Tested-by: mobile promotions <svcmobile_promotions@nvidia.com>
90 lines
3.5 KiB
C
90 lines
3.5 KiB
C
/*
|
|
* Tegra GK20A GPU Debugger Driver Register Ops
|
|
*
|
|
* Copyright (c) 2013-2017, NVIDIA CORPORATION. All rights reserved.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
* DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
#ifndef REGOPS_GK20A_H
|
|
#define REGOPS_GK20A_H
|
|
|
|
/*
|
|
* Register operations
|
|
* All operations are targeted towards first channel
|
|
* attached to debug session
|
|
*/
|
|
/* valid op values */
|
|
#define NVGPU_DBG_REG_OP_READ_32 (0x00000000)
|
|
#define NVGPU_DBG_REG_OP_WRITE_32 (0x00000001)
|
|
#define NVGPU_DBG_REG_OP_READ_64 (0x00000002)
|
|
#define NVGPU_DBG_REG_OP_WRITE_64 (0x00000003)
|
|
/* note: 8b ops are unsupported */
|
|
#define NVGPU_DBG_REG_OP_READ_08 (0x00000004)
|
|
#define NVGPU_DBG_REG_OP_WRITE_08 (0x00000005)
|
|
|
|
/* valid type values */
|
|
#define NVGPU_DBG_REG_OP_TYPE_GLOBAL (0x00000000)
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX (0x00000001)
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX_TPC (0x00000002)
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX_SM (0x00000004)
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX_CROP (0x00000008)
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX_ZROP (0x00000010)
|
|
/*#define NVGPU_DBG_REG_OP_TYPE_FB (0x00000020)*/
|
|
#define NVGPU_DBG_REG_OP_TYPE_GR_CTX_QUAD (0x00000040)
|
|
|
|
/* valid status values */
|
|
#define NVGPU_DBG_REG_OP_STATUS_SUCCESS (0x00000000)
|
|
#define NVGPU_DBG_REG_OP_STATUS_INVALID_OP (0x00000001)
|
|
#define NVGPU_DBG_REG_OP_STATUS_INVALID_TYPE (0x00000002)
|
|
#define NVGPU_DBG_REG_OP_STATUS_INVALID_OFFSET (0x00000004)
|
|
#define NVGPU_DBG_REG_OP_STATUS_UNSUPPORTED_OP (0x00000008)
|
|
#define NVGPU_DBG_REG_OP_STATUS_INVALID_MASK (0x00000010)
|
|
|
|
struct nvgpu_dbg_reg_op {
|
|
__u8 op;
|
|
__u8 type;
|
|
__u8 status;
|
|
__u8 quad;
|
|
__u32 group_mask;
|
|
__u32 sub_group_mask;
|
|
__u32 offset;
|
|
__u32 value_lo;
|
|
__u32 value_hi;
|
|
__u32 and_n_mask_lo;
|
|
__u32 and_n_mask_hi;
|
|
};
|
|
|
|
struct regop_offset_range {
|
|
u32 base:24;
|
|
u32 count:8;
|
|
};
|
|
|
|
int exec_regops_gk20a(struct dbg_session_gk20a *dbg_s,
|
|
struct nvgpu_dbg_reg_op *ops,
|
|
u64 num_ops);
|
|
|
|
/* turn seriously unwieldy names -> something shorter */
|
|
#define REGOP(x) NVGPU_DBG_REG_OP_##x
|
|
|
|
bool reg_op_is_gr_ctx(u8 type);
|
|
bool reg_op_is_read(u8 op);
|
|
bool is_bar0_global_offset_whitelisted_gk20a(struct gk20a *g, u32 offset);
|
|
|
|
#endif /* REGOPS_GK20A_H */
|