mirror of
git://nv-tegra.nvidia.com/device/hardware/nvidia/t23x-public-dts.git
synced 2025-12-23 01:35:03 +03:00
Compare commits
267 Commits
l4t/l4t-r3
...
IGX_OS-1.1
| Author | SHA1 | Date | |
|---|---|---|---|
|
|
17bf896932 | ||
|
|
4af5ccaef4 | ||
|
|
3495420dc1 | ||
|
|
aef6e7a9ba | ||
|
|
bbe01efff9 | ||
|
|
a082494d45 | ||
|
|
ab9b7d747f | ||
|
|
188ebb37f1 | ||
|
|
a987d2d0ea | ||
|
|
bf4f67f9d9 | ||
|
|
1f405def24 | ||
|
|
f84d681a56 | ||
|
|
dadc4a48b6 | ||
|
|
82746253aa | ||
|
|
9c1a6b2d11 | ||
|
|
43c90b2f83 | ||
|
|
977fb0aa31 | ||
|
|
fb6feb2209 | ||
|
|
c188adf0b1 | ||
|
|
c85caf7ae9 | ||
|
|
4cf13bde38 | ||
|
|
5b71d8a42b | ||
|
|
deb67bdfad | ||
|
|
d9ee65d083 | ||
|
|
d3df85c64a | ||
|
|
5c1e11f1bc | ||
|
|
6792bbce69 | ||
|
|
16cc3a21f8 | ||
|
|
941cde9d73 | ||
|
|
1ffe07b61c | ||
|
|
4bb0bcd039 | ||
|
|
a289da3a6f | ||
|
|
e979b90a55 | ||
|
|
6acdd6c524 | ||
|
|
d08ec0eb9f | ||
|
|
1a5be92d47 | ||
|
|
6bdc4f9063 | ||
|
|
64f98049f2 | ||
|
|
f36a1176b5 | ||
|
|
0c60f448cb | ||
|
|
dd5e2c462d | ||
|
|
638b4d5881 | ||
|
|
0772bd52c7 | ||
|
|
92a36dcc76 | ||
|
|
aa281b277b | ||
|
|
5d0c186f3a | ||
|
|
3d225ae86a | ||
|
|
f735cf3f58 | ||
|
|
3411f7a548 | ||
|
|
00705063bc | ||
|
|
9394fdfa56 | ||
|
|
1db409403e | ||
|
|
9944294772 | ||
|
|
748f517742 | ||
|
|
fc80e50350 | ||
|
|
418dce3580 | ||
|
|
1d5af222e5 | ||
|
|
14a735049d | ||
|
|
0aa4389b31 | ||
|
|
01d14d7458 | ||
|
|
edea2581e4 | ||
|
|
adb700a890 | ||
|
|
6b52bea6a0 | ||
|
|
50b33874c0 | ||
|
|
6e69509448 | ||
|
|
6b483b3c28 | ||
|
|
091037754c | ||
|
|
a5388aba8b | ||
|
|
4d2010af58 | ||
|
|
0424f757a5 | ||
|
|
e8a5ee3d34 | ||
|
|
13afbb33f5 | ||
|
|
fb920bea54 | ||
|
|
6114a37466 | ||
|
|
3b8b08c22b | ||
|
|
e20df250cd | ||
|
|
b72f483520 | ||
|
|
5767db6887 | ||
|
|
ab02824e09 | ||
|
|
b4b5c42ae1 | ||
|
|
ab126bc380 | ||
|
|
3382ef1179 | ||
|
|
2d0af855ad | ||
|
|
7dfa45e768 | ||
|
|
1f13b70e19 | ||
|
|
9a81385241 | ||
|
|
d2ce15ed47 | ||
|
|
ff7a3db2aa | ||
|
|
5be1acdba0 | ||
|
|
d0aa71b652 | ||
|
|
10d83fe683 | ||
|
|
11a8b72cf5 | ||
|
|
2dea08a1e2 | ||
|
|
cb084391ac | ||
|
|
ef1ffd96ac | ||
|
|
4c2aab0767 | ||
|
|
6084ef986a | ||
|
|
5a7c289143 | ||
|
|
9279090408 | ||
|
|
9bc8cd05e7 | ||
|
|
62c5d9f2f6 | ||
|
|
b3d85c9765 | ||
|
|
c194f14a21 | ||
|
|
e5ce927b18 | ||
|
|
04b77e5935 | ||
|
|
0ffaaa271f | ||
|
|
3a08e89b02 | ||
|
|
4351270491 | ||
|
|
fb7d1ce43e | ||
|
|
c28baeab52 | ||
|
|
71752edda2 | ||
|
|
4ce6d86157 | ||
|
|
58a9253a09 | ||
|
|
723872c59c | ||
|
|
d5f38ecfe7 | ||
|
|
abe7182afe | ||
|
|
d5d3b69f29 | ||
|
|
22beb61c76 | ||
|
|
c0daab9962 | ||
|
|
c601da8e39 | ||
|
|
ba1e77ae66 | ||
|
|
4348607bf9 | ||
|
|
b2de83215c | ||
|
|
efe6abb8fa | ||
|
|
85d6d86a2c | ||
|
|
8f0cbdad83 | ||
|
|
ff77a8a1cd | ||
|
|
ee6247a701 | ||
|
|
a011a22ad5 | ||
|
|
323d1fd8b6 | ||
|
|
10775b443a | ||
|
|
2b8131ec80 | ||
|
|
5304377476 | ||
|
|
8659e49247 | ||
|
|
58e42d9b14 | ||
|
|
014aa0884d | ||
|
|
27a9472777 | ||
|
|
af4c57cd95 | ||
|
|
b6654615e2 | ||
|
|
2fa2e4b191 | ||
|
|
a38de0f405 | ||
|
|
e9f24537f9 | ||
|
|
67f121772d | ||
|
|
6d346a9167 | ||
|
|
3ef47891d6 | ||
|
|
544a766157 | ||
|
|
dd6e6b7b38 | ||
|
|
bd791e40d2 | ||
|
|
b23f1c38c4 | ||
|
|
308d171850 | ||
|
|
3ccdb3d2be | ||
|
|
1f91d5e8f5 | ||
|
|
be3edd7c6a | ||
|
|
01fcbefa8d | ||
|
|
b07915c32b | ||
|
|
1762db59f1 | ||
|
|
3d3748f62b | ||
|
|
723deb5202 | ||
|
|
98c4dcc03d | ||
|
|
17e11bcdae | ||
|
|
8d2787a534 | ||
|
|
c3ca171415 | ||
|
|
3d076d0290 | ||
|
|
7ab4f383f1 | ||
|
|
67aec33442 | ||
|
|
a81f5749f1 | ||
|
|
42a05491c8 | ||
|
|
46064c31c3 | ||
|
|
ee2a9831fe | ||
|
|
5888137f08 | ||
|
|
41d6987300 | ||
|
|
6d442ea3b4 | ||
|
|
288d8b36df | ||
|
|
284c1f1c62 | ||
|
|
bf73cb3635 | ||
|
|
def89cea03 | ||
|
|
526f30e7a0 | ||
|
|
3b03f7cf15 | ||
|
|
5d38cfaa63 | ||
|
|
45653446e2 | ||
|
|
8b15f87dc5 | ||
|
|
aba3fe360c | ||
|
|
7571e0a6f2 | ||
|
|
dbd67b026d | ||
|
|
18c086b748 | ||
|
|
6728ad5ff5 | ||
|
|
bddfa3b017 | ||
|
|
7993466be3 | ||
|
|
b3c42980f9 | ||
|
|
bdfef2159e | ||
|
|
18db1ecf6c | ||
|
|
6ce3794fdb | ||
|
|
c56740577d | ||
|
|
2f06fecd0c | ||
|
|
c78d072374 | ||
|
|
d02c8f169c | ||
|
|
ff2c20a738 | ||
|
|
e177fde95a | ||
|
|
e01cba0fe5 | ||
|
|
8a5a3dffda | ||
|
|
2e0861ddb4 | ||
|
|
f29dd7b7c4 | ||
|
|
74f3a2846e | ||
|
|
2f4bb5bc45 | ||
|
|
903dc85e1b | ||
|
|
01036cc870 | ||
|
|
1bbfc41d27 | ||
|
|
6c69a54be5 | ||
|
|
8b898bc900 | ||
|
|
09beba7104 | ||
|
|
3f56ab0564 | ||
|
|
163d3aeae6 | ||
|
|
2deb2b5e93 | ||
|
|
77a741336e | ||
|
|
b2ecb56725 | ||
|
|
865ce043f6 | ||
|
|
894f5a9d0b | ||
|
|
b56a660ecf | ||
|
|
4568a0edb4 | ||
|
|
9caca45828 | ||
|
|
4b1bfbd75f | ||
|
|
5108617a44 | ||
|
|
fab0ba210e | ||
|
|
0b985e6457 | ||
|
|
50b6a5db24 | ||
|
|
2352a5f822 | ||
|
|
0038ca5d15 | ||
|
|
cf3129d52e | ||
|
|
7719633209 | ||
|
|
9732ab899e | ||
|
|
3112b267e7 | ||
|
|
40b2db8584 | ||
|
|
983fa62fa9 | ||
|
|
3045fd315b | ||
|
|
90a0271714 | ||
|
|
f2f92ed64b | ||
|
|
efa9d80bdd | ||
|
|
1642f39c4b | ||
|
|
66dff8d4b3 | ||
|
|
abb5df5927 | ||
|
|
470e5b237b | ||
|
|
2057949333 | ||
|
|
b7a5cde0d7 | ||
|
|
3414210dbc | ||
|
|
43a5756fe6 | ||
|
|
c15e27cdfc | ||
|
|
50f4dbdbf3 | ||
|
|
07d664e800 | ||
|
|
08b498c357 | ||
|
|
aa9d7b62ee | ||
|
|
bba61269b6 | ||
|
|
f8d94758dc | ||
|
|
fb8cabec2a | ||
|
|
d1fc24dc27 | ||
|
|
d832355850 | ||
|
|
d9db1343c4 | ||
|
|
9374dde502 | ||
|
|
b7310ef8bb | ||
|
|
70d869c90a | ||
|
|
952d12bdb3 | ||
|
|
bb8deb8096 | ||
|
|
5710029c5c | ||
|
|
400bbf7d23 | ||
|
|
c29861dcc0 | ||
|
|
6153eb4d5d | ||
|
|
f463fd1dfe | ||
|
|
e16a92d008 |
1
Makefile
1
Makefile
@@ -9,6 +9,7 @@ makefile-path := t23x/nv-public
|
||||
dtb-y += tegra234-p3737-0000+p3701-0000.dtb
|
||||
dtb-y += tegra234-p3740-0002+p3701-0008.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0000.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0005.dtb
|
||||
|
||||
ifneq ($(dtb-y),)
|
||||
dtb-y := $(addprefix $(makefile-path)/,$(dtb-y))
|
||||
|
||||
@@ -1,5 +1,4 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
/* Copyright (c) 2023, NVIDIA CORPORATION. All rights reserved. */
|
||||
/* SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) */
|
||||
/*
|
||||
* This header provides constants for most GPIO bindings.
|
||||
*
|
||||
|
||||
@@ -1,977 +0,0 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only WITH Linux-syscall-note */
|
||||
/*
|
||||
* Input event codes
|
||||
*
|
||||
* *** IMPORTANT ***
|
||||
* This file is not only included from C-code but also from devicetree source
|
||||
* files. As such this file MUST only contain comments and defines.
|
||||
*
|
||||
* Copyright (c) 1999-2002 Vojtech Pavlik
|
||||
* Copyright (c) 2015 Hans de Goede <hdegoede@redhat.com>
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms of the GNU General Public License version 2 as published by
|
||||
* the Free Software Foundation.
|
||||
*/
|
||||
#ifndef _UAPI_INPUT_EVENT_CODES_H
|
||||
#define _UAPI_INPUT_EVENT_CODES_H
|
||||
|
||||
/*
|
||||
* Device properties and quirks
|
||||
*/
|
||||
|
||||
#define INPUT_PROP_POINTER 0x00 /* needs a pointer */
|
||||
#define INPUT_PROP_DIRECT 0x01 /* direct input devices */
|
||||
#define INPUT_PROP_BUTTONPAD 0x02 /* has button(s) under pad */
|
||||
#define INPUT_PROP_SEMI_MT 0x03 /* touch rectangle only */
|
||||
#define INPUT_PROP_TOPBUTTONPAD 0x04 /* softbuttons at top of pad */
|
||||
#define INPUT_PROP_POINTING_STICK 0x05 /* is a pointing stick */
|
||||
#define INPUT_PROP_ACCELEROMETER 0x06 /* has accelerometer */
|
||||
|
||||
#define INPUT_PROP_MAX 0x1f
|
||||
#define INPUT_PROP_CNT (INPUT_PROP_MAX + 1)
|
||||
|
||||
/*
|
||||
* Event types
|
||||
*/
|
||||
|
||||
#define EV_SYN 0x00
|
||||
#define EV_KEY 0x01
|
||||
#define EV_REL 0x02
|
||||
#define EV_ABS 0x03
|
||||
#define EV_MSC 0x04
|
||||
#define EV_SW 0x05
|
||||
#define EV_LED 0x11
|
||||
#define EV_SND 0x12
|
||||
#define EV_REP 0x14
|
||||
#define EV_FF 0x15
|
||||
#define EV_PWR 0x16
|
||||
#define EV_FF_STATUS 0x17
|
||||
#define EV_MAX 0x1f
|
||||
#define EV_CNT (EV_MAX+1)
|
||||
|
||||
/*
|
||||
* Synchronization events.
|
||||
*/
|
||||
|
||||
#define SYN_REPORT 0
|
||||
#define SYN_CONFIG 1
|
||||
#define SYN_MT_REPORT 2
|
||||
#define SYN_DROPPED 3
|
||||
#define SYN_MAX 0xf
|
||||
#define SYN_CNT (SYN_MAX+1)
|
||||
|
||||
/*
|
||||
* Keys and buttons
|
||||
*
|
||||
* Most of the keys/buttons are modeled after USB HUT 1.12
|
||||
* (see http://www.usb.org/developers/hidpage).
|
||||
* Abbreviations in the comments:
|
||||
* AC - Application Control
|
||||
* AL - Application Launch Button
|
||||
* SC - System Control
|
||||
*/
|
||||
|
||||
#define KEY_RESERVED 0
|
||||
#define KEY_ESC 1
|
||||
#define KEY_1 2
|
||||
#define KEY_2 3
|
||||
#define KEY_3 4
|
||||
#define KEY_4 5
|
||||
#define KEY_5 6
|
||||
#define KEY_6 7
|
||||
#define KEY_7 8
|
||||
#define KEY_8 9
|
||||
#define KEY_9 10
|
||||
#define KEY_0 11
|
||||
#define KEY_MINUS 12
|
||||
#define KEY_EQUAL 13
|
||||
#define KEY_BACKSPACE 14
|
||||
#define KEY_TAB 15
|
||||
#define KEY_Q 16
|
||||
#define KEY_W 17
|
||||
#define KEY_E 18
|
||||
#define KEY_R 19
|
||||
#define KEY_T 20
|
||||
#define KEY_Y 21
|
||||
#define KEY_U 22
|
||||
#define KEY_I 23
|
||||
#define KEY_O 24
|
||||
#define KEY_P 25
|
||||
#define KEY_LEFTBRACE 26
|
||||
#define KEY_RIGHTBRACE 27
|
||||
#define KEY_ENTER 28
|
||||
#define KEY_LEFTCTRL 29
|
||||
#define KEY_A 30
|
||||
#define KEY_S 31
|
||||
#define KEY_D 32
|
||||
#define KEY_F 33
|
||||
#define KEY_G 34
|
||||
#define KEY_H 35
|
||||
#define KEY_J 36
|
||||
#define KEY_K 37
|
||||
#define KEY_L 38
|
||||
#define KEY_SEMICOLON 39
|
||||
#define KEY_APOSTROPHE 40
|
||||
#define KEY_GRAVE 41
|
||||
#define KEY_LEFTSHIFT 42
|
||||
#define KEY_BACKSLASH 43
|
||||
#define KEY_Z 44
|
||||
#define KEY_X 45
|
||||
#define KEY_C 46
|
||||
#define KEY_V 47
|
||||
#define KEY_B 48
|
||||
#define KEY_N 49
|
||||
#define KEY_M 50
|
||||
#define KEY_COMMA 51
|
||||
#define KEY_DOT 52
|
||||
#define KEY_SLASH 53
|
||||
#define KEY_RIGHTSHIFT 54
|
||||
#define KEY_KPASTERISK 55
|
||||
#define KEY_LEFTALT 56
|
||||
#define KEY_SPACE 57
|
||||
#define KEY_CAPSLOCK 58
|
||||
#define KEY_F1 59
|
||||
#define KEY_F2 60
|
||||
#define KEY_F3 61
|
||||
#define KEY_F4 62
|
||||
#define KEY_F5 63
|
||||
#define KEY_F6 64
|
||||
#define KEY_F7 65
|
||||
#define KEY_F8 66
|
||||
#define KEY_F9 67
|
||||
#define KEY_F10 68
|
||||
#define KEY_NUMLOCK 69
|
||||
#define KEY_SCROLLLOCK 70
|
||||
#define KEY_KP7 71
|
||||
#define KEY_KP8 72
|
||||
#define KEY_KP9 73
|
||||
#define KEY_KPMINUS 74
|
||||
#define KEY_KP4 75
|
||||
#define KEY_KP5 76
|
||||
#define KEY_KP6 77
|
||||
#define KEY_KPPLUS 78
|
||||
#define KEY_KP1 79
|
||||
#define KEY_KP2 80
|
||||
#define KEY_KP3 81
|
||||
#define KEY_KP0 82
|
||||
#define KEY_KPDOT 83
|
||||
|
||||
#define KEY_ZENKAKUHANKAKU 85
|
||||
#define KEY_102ND 86
|
||||
#define KEY_F11 87
|
||||
#define KEY_F12 88
|
||||
#define KEY_RO 89
|
||||
#define KEY_KATAKANA 90
|
||||
#define KEY_HIRAGANA 91
|
||||
#define KEY_HENKAN 92
|
||||
#define KEY_KATAKANAHIRAGANA 93
|
||||
#define KEY_MUHENKAN 94
|
||||
#define KEY_KPJPCOMMA 95
|
||||
#define KEY_KPENTER 96
|
||||
#define KEY_RIGHTCTRL 97
|
||||
#define KEY_KPSLASH 98
|
||||
#define KEY_SYSRQ 99
|
||||
#define KEY_RIGHTALT 100
|
||||
#define KEY_LINEFEED 101
|
||||
#define KEY_HOME 102
|
||||
#define KEY_UP 103
|
||||
#define KEY_PAGEUP 104
|
||||
#define KEY_LEFT 105
|
||||
#define KEY_RIGHT 106
|
||||
#define KEY_END 107
|
||||
#define KEY_DOWN 108
|
||||
#define KEY_PAGEDOWN 109
|
||||
#define KEY_INSERT 110
|
||||
#define KEY_DELETE 111
|
||||
#define KEY_MACRO 112
|
||||
#define KEY_MUTE 113
|
||||
#define KEY_VOLUMEDOWN 114
|
||||
#define KEY_VOLUMEUP 115
|
||||
#define KEY_POWER 116 /* SC System Power Down */
|
||||
#define KEY_KPEQUAL 117
|
||||
#define KEY_KPPLUSMINUS 118
|
||||
#define KEY_PAUSE 119
|
||||
#define KEY_SCALE 120 /* AL Compiz Scale (Expose) */
|
||||
|
||||
#define KEY_KPCOMMA 121
|
||||
#define KEY_HANGEUL 122
|
||||
#define KEY_HANGUEL KEY_HANGEUL
|
||||
#define KEY_HANJA 123
|
||||
#define KEY_YEN 124
|
||||
#define KEY_LEFTMETA 125
|
||||
#define KEY_RIGHTMETA 126
|
||||
#define KEY_COMPOSE 127
|
||||
|
||||
#define KEY_STOP 128 /* AC Stop */
|
||||
#define KEY_AGAIN 129
|
||||
#define KEY_PROPS 130 /* AC Properties */
|
||||
#define KEY_UNDO 131 /* AC Undo */
|
||||
#define KEY_FRONT 132
|
||||
#define KEY_COPY 133 /* AC Copy */
|
||||
#define KEY_OPEN 134 /* AC Open */
|
||||
#define KEY_PASTE 135 /* AC Paste */
|
||||
#define KEY_FIND 136 /* AC Search */
|
||||
#define KEY_CUT 137 /* AC Cut */
|
||||
#define KEY_HELP 138 /* AL Integrated Help Center */
|
||||
#define KEY_MENU 139 /* Menu (show menu) */
|
||||
#define KEY_CALC 140 /* AL Calculator */
|
||||
#define KEY_SETUP 141
|
||||
#define KEY_SLEEP 142 /* SC System Sleep */
|
||||
#define KEY_WAKEUP 143 /* System Wake Up */
|
||||
#define KEY_FILE 144 /* AL Local Machine Browser */
|
||||
#define KEY_SENDFILE 145
|
||||
#define KEY_DELETEFILE 146
|
||||
#define KEY_XFER 147
|
||||
#define KEY_PROG1 148
|
||||
#define KEY_PROG2 149
|
||||
#define KEY_WWW 150 /* AL Internet Browser */
|
||||
#define KEY_MSDOS 151
|
||||
#define KEY_COFFEE 152 /* AL Terminal Lock/Screensaver */
|
||||
#define KEY_SCREENLOCK KEY_COFFEE
|
||||
#define KEY_ROTATE_DISPLAY 153 /* Display orientation for e.g. tablets */
|
||||
#define KEY_DIRECTION KEY_ROTATE_DISPLAY
|
||||
#define KEY_CYCLEWINDOWS 154
|
||||
#define KEY_MAIL 155
|
||||
#define KEY_BOOKMARKS 156 /* AC Bookmarks */
|
||||
#define KEY_COMPUTER 157
|
||||
#define KEY_BACK 158 /* AC Back */
|
||||
#define KEY_FORWARD 159 /* AC Forward */
|
||||
#define KEY_CLOSECD 160
|
||||
#define KEY_EJECTCD 161
|
||||
#define KEY_EJECTCLOSECD 162
|
||||
#define KEY_NEXTSONG 163
|
||||
#define KEY_PLAYPAUSE 164
|
||||
#define KEY_PREVIOUSSONG 165
|
||||
#define KEY_STOPCD 166
|
||||
#define KEY_RECORD 167
|
||||
#define KEY_REWIND 168
|
||||
#define KEY_PHONE 169 /* Media Select Telephone */
|
||||
#define KEY_ISO 170
|
||||
#define KEY_CONFIG 171 /* AL Consumer Control Configuration */
|
||||
#define KEY_HOMEPAGE 172 /* AC Home */
|
||||
#define KEY_REFRESH 173 /* AC Refresh */
|
||||
#define KEY_EXIT 174 /* AC Exit */
|
||||
#define KEY_MOVE 175
|
||||
#define KEY_EDIT 176
|
||||
#define KEY_SCROLLUP 177
|
||||
#define KEY_SCROLLDOWN 178
|
||||
#define KEY_KPLEFTPAREN 179
|
||||
#define KEY_KPRIGHTPAREN 180
|
||||
#define KEY_NEW 181 /* AC New */
|
||||
#define KEY_REDO 182 /* AC Redo/Repeat */
|
||||
|
||||
#define KEY_F13 183
|
||||
#define KEY_F14 184
|
||||
#define KEY_F15 185
|
||||
#define KEY_F16 186
|
||||
#define KEY_F17 187
|
||||
#define KEY_F18 188
|
||||
#define KEY_F19 189
|
||||
#define KEY_F20 190
|
||||
#define KEY_F21 191
|
||||
#define KEY_F22 192
|
||||
#define KEY_F23 193
|
||||
#define KEY_F24 194
|
||||
|
||||
#define KEY_PLAYCD 200
|
||||
#define KEY_PAUSECD 201
|
||||
#define KEY_PROG3 202
|
||||
#define KEY_PROG4 203
|
||||
#define KEY_ALL_APPLICATIONS 204 /* AC Desktop Show All Applications */
|
||||
#define KEY_DASHBOARD KEY_ALL_APPLICATIONS
|
||||
#define KEY_SUSPEND 205
|
||||
#define KEY_CLOSE 206 /* AC Close */
|
||||
#define KEY_PLAY 207
|
||||
#define KEY_FASTFORWARD 208
|
||||
#define KEY_BASSBOOST 209
|
||||
#define KEY_PRINT 210 /* AC Print */
|
||||
#define KEY_HP 211
|
||||
#define KEY_CAMERA 212
|
||||
#define KEY_SOUND 213
|
||||
#define KEY_QUESTION 214
|
||||
#define KEY_EMAIL 215
|
||||
#define KEY_CHAT 216
|
||||
#define KEY_SEARCH 217
|
||||
#define KEY_CONNECT 218
|
||||
#define KEY_FINANCE 219 /* AL Checkbook/Finance */
|
||||
#define KEY_SPORT 220
|
||||
#define KEY_SHOP 221
|
||||
#define KEY_ALTERASE 222
|
||||
#define KEY_CANCEL 223 /* AC Cancel */
|
||||
#define KEY_BRIGHTNESSDOWN 224
|
||||
#define KEY_BRIGHTNESSUP 225
|
||||
#define KEY_MEDIA 226
|
||||
|
||||
#define KEY_SWITCHVIDEOMODE 227 /* Cycle between available video
|
||||
outputs (Monitor/LCD/TV-out/etc) */
|
||||
#define KEY_KBDILLUMTOGGLE 228
|
||||
#define KEY_KBDILLUMDOWN 229
|
||||
#define KEY_KBDILLUMUP 230
|
||||
|
||||
#define KEY_SEND 231 /* AC Send */
|
||||
#define KEY_REPLY 232 /* AC Reply */
|
||||
#define KEY_FORWARDMAIL 233 /* AC Forward Msg */
|
||||
#define KEY_SAVE 234 /* AC Save */
|
||||
#define KEY_DOCUMENTS 235
|
||||
|
||||
#define KEY_BATTERY 236
|
||||
|
||||
#define KEY_BLUETOOTH 237
|
||||
#define KEY_WLAN 238
|
||||
#define KEY_UWB 239
|
||||
|
||||
#define KEY_UNKNOWN 240
|
||||
|
||||
#define KEY_VIDEO_NEXT 241 /* drive next video source */
|
||||
#define KEY_VIDEO_PREV 242 /* drive previous video source */
|
||||
#define KEY_BRIGHTNESS_CYCLE 243 /* brightness up, after max is min */
|
||||
#define KEY_BRIGHTNESS_AUTO 244 /* Set Auto Brightness: manual
|
||||
brightness control is off,
|
||||
rely on ambient */
|
||||
#define KEY_BRIGHTNESS_ZERO KEY_BRIGHTNESS_AUTO
|
||||
#define KEY_DISPLAY_OFF 245 /* display device to off state */
|
||||
|
||||
#define KEY_WWAN 246 /* Wireless WAN (LTE, UMTS, GSM, etc.) */
|
||||
#define KEY_WIMAX KEY_WWAN
|
||||
#define KEY_RFKILL 247 /* Key that controls all radios */
|
||||
|
||||
#define KEY_MICMUTE 248 /* Mute / unmute the microphone */
|
||||
|
||||
/* Code 255 is reserved for special needs of AT keyboard driver */
|
||||
|
||||
#define BTN_MISC 0x100
|
||||
#define BTN_0 0x100
|
||||
#define BTN_1 0x101
|
||||
#define BTN_2 0x102
|
||||
#define BTN_3 0x103
|
||||
#define BTN_4 0x104
|
||||
#define BTN_5 0x105
|
||||
#define BTN_6 0x106
|
||||
#define BTN_7 0x107
|
||||
#define BTN_8 0x108
|
||||
#define BTN_9 0x109
|
||||
|
||||
#define BTN_MOUSE 0x110
|
||||
#define BTN_LEFT 0x110
|
||||
#define BTN_RIGHT 0x111
|
||||
#define BTN_MIDDLE 0x112
|
||||
#define BTN_SIDE 0x113
|
||||
#define BTN_EXTRA 0x114
|
||||
#define BTN_FORWARD 0x115
|
||||
#define BTN_BACK 0x116
|
||||
#define BTN_TASK 0x117
|
||||
|
||||
#define BTN_JOYSTICK 0x120
|
||||
#define BTN_TRIGGER 0x120
|
||||
#define BTN_THUMB 0x121
|
||||
#define BTN_THUMB2 0x122
|
||||
#define BTN_TOP 0x123
|
||||
#define BTN_TOP2 0x124
|
||||
#define BTN_PINKIE 0x125
|
||||
#define BTN_BASE 0x126
|
||||
#define BTN_BASE2 0x127
|
||||
#define BTN_BASE3 0x128
|
||||
#define BTN_BASE4 0x129
|
||||
#define BTN_BASE5 0x12a
|
||||
#define BTN_BASE6 0x12b
|
||||
#define BTN_DEAD 0x12f
|
||||
|
||||
#define BTN_GAMEPAD 0x130
|
||||
#define BTN_SOUTH 0x130
|
||||
#define BTN_A BTN_SOUTH
|
||||
#define BTN_EAST 0x131
|
||||
#define BTN_B BTN_EAST
|
||||
#define BTN_C 0x132
|
||||
#define BTN_NORTH 0x133
|
||||
#define BTN_X BTN_NORTH
|
||||
#define BTN_WEST 0x134
|
||||
#define BTN_Y BTN_WEST
|
||||
#define BTN_Z 0x135
|
||||
#define BTN_TL 0x136
|
||||
#define BTN_TR 0x137
|
||||
#define BTN_TL2 0x138
|
||||
#define BTN_TR2 0x139
|
||||
#define BTN_SELECT 0x13a
|
||||
#define BTN_START 0x13b
|
||||
#define BTN_MODE 0x13c
|
||||
#define BTN_THUMBL 0x13d
|
||||
#define BTN_THUMBR 0x13e
|
||||
|
||||
#define BTN_DIGI 0x140
|
||||
#define BTN_TOOL_PEN 0x140
|
||||
#define BTN_TOOL_RUBBER 0x141
|
||||
#define BTN_TOOL_BRUSH 0x142
|
||||
#define BTN_TOOL_PENCIL 0x143
|
||||
#define BTN_TOOL_AIRBRUSH 0x144
|
||||
#define BTN_TOOL_FINGER 0x145
|
||||
#define BTN_TOOL_MOUSE 0x146
|
||||
#define BTN_TOOL_LENS 0x147
|
||||
#define BTN_TOOL_QUINTTAP 0x148 /* Five fingers on trackpad */
|
||||
#define BTN_STYLUS3 0x149
|
||||
#define BTN_TOUCH 0x14a
|
||||
#define BTN_STYLUS 0x14b
|
||||
#define BTN_STYLUS2 0x14c
|
||||
#define BTN_TOOL_DOUBLETAP 0x14d
|
||||
#define BTN_TOOL_TRIPLETAP 0x14e
|
||||
#define BTN_TOOL_QUADTAP 0x14f /* Four fingers on trackpad */
|
||||
|
||||
#define BTN_WHEEL 0x150
|
||||
#define BTN_GEAR_DOWN 0x150
|
||||
#define BTN_GEAR_UP 0x151
|
||||
|
||||
#define KEY_OK 0x160
|
||||
#define KEY_SELECT 0x161
|
||||
#define KEY_GOTO 0x162
|
||||
#define KEY_CLEAR 0x163
|
||||
#define KEY_POWER2 0x164
|
||||
#define KEY_OPTION 0x165
|
||||
#define KEY_INFO 0x166 /* AL OEM Features/Tips/Tutorial */
|
||||
#define KEY_TIME 0x167
|
||||
#define KEY_VENDOR 0x168
|
||||
#define KEY_ARCHIVE 0x169
|
||||
#define KEY_PROGRAM 0x16a /* Media Select Program Guide */
|
||||
#define KEY_CHANNEL 0x16b
|
||||
#define KEY_FAVORITES 0x16c
|
||||
#define KEY_EPG 0x16d
|
||||
#define KEY_PVR 0x16e /* Media Select Home */
|
||||
#define KEY_MHP 0x16f
|
||||
#define KEY_LANGUAGE 0x170
|
||||
#define KEY_TITLE 0x171
|
||||
#define KEY_SUBTITLE 0x172
|
||||
#define KEY_ANGLE 0x173
|
||||
#define KEY_FULL_SCREEN 0x174 /* AC View Toggle */
|
||||
#define KEY_ZOOM KEY_FULL_SCREEN
|
||||
#define KEY_MODE 0x175
|
||||
#define KEY_KEYBOARD 0x176
|
||||
#define KEY_ASPECT_RATIO 0x177 /* HUTRR37: Aspect */
|
||||
#define KEY_SCREEN KEY_ASPECT_RATIO
|
||||
#define KEY_PC 0x178 /* Media Select Computer */
|
||||
#define KEY_TV 0x179 /* Media Select TV */
|
||||
#define KEY_TV2 0x17a /* Media Select Cable */
|
||||
#define KEY_VCR 0x17b /* Media Select VCR */
|
||||
#define KEY_VCR2 0x17c /* VCR Plus */
|
||||
#define KEY_SAT 0x17d /* Media Select Satellite */
|
||||
#define KEY_SAT2 0x17e
|
||||
#define KEY_CD 0x17f /* Media Select CD */
|
||||
#define KEY_TAPE 0x180 /* Media Select Tape */
|
||||
#define KEY_RADIO 0x181
|
||||
#define KEY_TUNER 0x182 /* Media Select Tuner */
|
||||
#define KEY_PLAYER 0x183
|
||||
#define KEY_TEXT 0x184
|
||||
#define KEY_DVD 0x185 /* Media Select DVD */
|
||||
#define KEY_AUX 0x186
|
||||
#define KEY_MP3 0x187
|
||||
#define KEY_AUDIO 0x188 /* AL Audio Browser */
|
||||
#define KEY_VIDEO 0x189 /* AL Movie Browser */
|
||||
#define KEY_DIRECTORY 0x18a
|
||||
#define KEY_LIST 0x18b
|
||||
#define KEY_MEMO 0x18c /* Media Select Messages */
|
||||
#define KEY_CALENDAR 0x18d
|
||||
#define KEY_RED 0x18e
|
||||
#define KEY_GREEN 0x18f
|
||||
#define KEY_YELLOW 0x190
|
||||
#define KEY_BLUE 0x191
|
||||
#define KEY_CHANNELUP 0x192 /* Channel Increment */
|
||||
#define KEY_CHANNELDOWN 0x193 /* Channel Decrement */
|
||||
#define KEY_FIRST 0x194
|
||||
#define KEY_LAST 0x195 /* Recall Last */
|
||||
#define KEY_AB 0x196
|
||||
#define KEY_NEXT 0x197
|
||||
#define KEY_RESTART 0x198
|
||||
#define KEY_SLOW 0x199
|
||||
#define KEY_SHUFFLE 0x19a
|
||||
#define KEY_BREAK 0x19b
|
||||
#define KEY_PREVIOUS 0x19c
|
||||
#define KEY_DIGITS 0x19d
|
||||
#define KEY_TEEN 0x19e
|
||||
#define KEY_TWEN 0x19f
|
||||
#define KEY_VIDEOPHONE 0x1a0 /* Media Select Video Phone */
|
||||
#define KEY_GAMES 0x1a1 /* Media Select Games */
|
||||
#define KEY_ZOOMIN 0x1a2 /* AC Zoom In */
|
||||
#define KEY_ZOOMOUT 0x1a3 /* AC Zoom Out */
|
||||
#define KEY_ZOOMRESET 0x1a4 /* AC Zoom */
|
||||
#define KEY_WORDPROCESSOR 0x1a5 /* AL Word Processor */
|
||||
#define KEY_EDITOR 0x1a6 /* AL Text Editor */
|
||||
#define KEY_SPREADSHEET 0x1a7 /* AL Spreadsheet */
|
||||
#define KEY_GRAPHICSEDITOR 0x1a8 /* AL Graphics Editor */
|
||||
#define KEY_PRESENTATION 0x1a9 /* AL Presentation App */
|
||||
#define KEY_DATABASE 0x1aa /* AL Database App */
|
||||
#define KEY_NEWS 0x1ab /* AL Newsreader */
|
||||
#define KEY_VOICEMAIL 0x1ac /* AL Voicemail */
|
||||
#define KEY_ADDRESSBOOK 0x1ad /* AL Contacts/Address Book */
|
||||
#define KEY_MESSENGER 0x1ae /* AL Instant Messaging */
|
||||
#define KEY_DISPLAYTOGGLE 0x1af /* Turn display (LCD) on and off */
|
||||
#define KEY_BRIGHTNESS_TOGGLE KEY_DISPLAYTOGGLE
|
||||
#define KEY_SPELLCHECK 0x1b0 /* AL Spell Check */
|
||||
#define KEY_LOGOFF 0x1b1 /* AL Logoff */
|
||||
|
||||
#define KEY_DOLLAR 0x1b2
|
||||
#define KEY_EURO 0x1b3
|
||||
|
||||
#define KEY_FRAMEBACK 0x1b4 /* Consumer - transport controls */
|
||||
#define KEY_FRAMEFORWARD 0x1b5
|
||||
#define KEY_CONTEXT_MENU 0x1b6 /* GenDesc - system context menu */
|
||||
#define KEY_MEDIA_REPEAT 0x1b7 /* Consumer - transport control */
|
||||
#define KEY_10CHANNELSUP 0x1b8 /* 10 channels up (10+) */
|
||||
#define KEY_10CHANNELSDOWN 0x1b9 /* 10 channels down (10-) */
|
||||
#define KEY_IMAGES 0x1ba /* AL Image Browser */
|
||||
#define KEY_NOTIFICATION_CENTER 0x1bc /* Show/hide the notification center */
|
||||
#define KEY_PICKUP_PHONE 0x1bd /* Answer incoming call */
|
||||
#define KEY_HANGUP_PHONE 0x1be /* Decline incoming call */
|
||||
|
||||
#define KEY_DEL_EOL 0x1c0
|
||||
#define KEY_DEL_EOS 0x1c1
|
||||
#define KEY_INS_LINE 0x1c2
|
||||
#define KEY_DEL_LINE 0x1c3
|
||||
|
||||
#define KEY_FN 0x1d0
|
||||
#define KEY_FN_ESC 0x1d1
|
||||
#define KEY_FN_F1 0x1d2
|
||||
#define KEY_FN_F2 0x1d3
|
||||
#define KEY_FN_F3 0x1d4
|
||||
#define KEY_FN_F4 0x1d5
|
||||
#define KEY_FN_F5 0x1d6
|
||||
#define KEY_FN_F6 0x1d7
|
||||
#define KEY_FN_F7 0x1d8
|
||||
#define KEY_FN_F8 0x1d9
|
||||
#define KEY_FN_F9 0x1da
|
||||
#define KEY_FN_F10 0x1db
|
||||
#define KEY_FN_F11 0x1dc
|
||||
#define KEY_FN_F12 0x1dd
|
||||
#define KEY_FN_1 0x1de
|
||||
#define KEY_FN_2 0x1df
|
||||
#define KEY_FN_D 0x1e0
|
||||
#define KEY_FN_E 0x1e1
|
||||
#define KEY_FN_F 0x1e2
|
||||
#define KEY_FN_S 0x1e3
|
||||
#define KEY_FN_B 0x1e4
|
||||
#define KEY_FN_RIGHT_SHIFT 0x1e5
|
||||
|
||||
#define KEY_BRL_DOT1 0x1f1
|
||||
#define KEY_BRL_DOT2 0x1f2
|
||||
#define KEY_BRL_DOT3 0x1f3
|
||||
#define KEY_BRL_DOT4 0x1f4
|
||||
#define KEY_BRL_DOT5 0x1f5
|
||||
#define KEY_BRL_DOT6 0x1f6
|
||||
#define KEY_BRL_DOT7 0x1f7
|
||||
#define KEY_BRL_DOT8 0x1f8
|
||||
#define KEY_BRL_DOT9 0x1f9
|
||||
#define KEY_BRL_DOT10 0x1fa
|
||||
|
||||
#define KEY_NUMERIC_0 0x200 /* used by phones, remote controls, */
|
||||
#define KEY_NUMERIC_1 0x201 /* and other keypads */
|
||||
#define KEY_NUMERIC_2 0x202
|
||||
#define KEY_NUMERIC_3 0x203
|
||||
#define KEY_NUMERIC_4 0x204
|
||||
#define KEY_NUMERIC_5 0x205
|
||||
#define KEY_NUMERIC_6 0x206
|
||||
#define KEY_NUMERIC_7 0x207
|
||||
#define KEY_NUMERIC_8 0x208
|
||||
#define KEY_NUMERIC_9 0x209
|
||||
#define KEY_NUMERIC_STAR 0x20a
|
||||
#define KEY_NUMERIC_POUND 0x20b
|
||||
#define KEY_NUMERIC_A 0x20c /* Phone key A - HUT Telephony 0xb9 */
|
||||
#define KEY_NUMERIC_B 0x20d
|
||||
#define KEY_NUMERIC_C 0x20e
|
||||
#define KEY_NUMERIC_D 0x20f
|
||||
|
||||
#define KEY_CAMERA_FOCUS 0x210
|
||||
#define KEY_WPS_BUTTON 0x211 /* WiFi Protected Setup key */
|
||||
|
||||
#define KEY_TOUCHPAD_TOGGLE 0x212 /* Request switch touchpad on or off */
|
||||
#define KEY_TOUCHPAD_ON 0x213
|
||||
#define KEY_TOUCHPAD_OFF 0x214
|
||||
|
||||
#define KEY_CAMERA_ZOOMIN 0x215
|
||||
#define KEY_CAMERA_ZOOMOUT 0x216
|
||||
#define KEY_CAMERA_UP 0x217
|
||||
#define KEY_CAMERA_DOWN 0x218
|
||||
#define KEY_CAMERA_LEFT 0x219
|
||||
#define KEY_CAMERA_RIGHT 0x21a
|
||||
|
||||
#define KEY_ATTENDANT_ON 0x21b
|
||||
#define KEY_ATTENDANT_OFF 0x21c
|
||||
#define KEY_ATTENDANT_TOGGLE 0x21d /* Attendant call on or off */
|
||||
#define KEY_LIGHTS_TOGGLE 0x21e /* Reading light on or off */
|
||||
|
||||
#define BTN_DPAD_UP 0x220
|
||||
#define BTN_DPAD_DOWN 0x221
|
||||
#define BTN_DPAD_LEFT 0x222
|
||||
#define BTN_DPAD_RIGHT 0x223
|
||||
|
||||
#define KEY_ALS_TOGGLE 0x230 /* Ambient light sensor */
|
||||
#define KEY_ROTATE_LOCK_TOGGLE 0x231 /* Display rotation lock */
|
||||
|
||||
#define KEY_BUTTONCONFIG 0x240 /* AL Button Configuration */
|
||||
#define KEY_TASKMANAGER 0x241 /* AL Task/Project Manager */
|
||||
#define KEY_JOURNAL 0x242 /* AL Log/Journal/Timecard */
|
||||
#define KEY_CONTROLPANEL 0x243 /* AL Control Panel */
|
||||
#define KEY_APPSELECT 0x244 /* AL Select Task/Application */
|
||||
#define KEY_SCREENSAVER 0x245 /* AL Screen Saver */
|
||||
#define KEY_VOICECOMMAND 0x246 /* Listening Voice Command */
|
||||
#define KEY_ASSISTANT 0x247 /* AL Context-aware desktop assistant */
|
||||
#define KEY_KBD_LAYOUT_NEXT 0x248 /* AC Next Keyboard Layout Select */
|
||||
#define KEY_EMOJI_PICKER 0x249 /* Show/hide emoji picker (HUTRR101) */
|
||||
#define KEY_DICTATE 0x24a /* Start or Stop Voice Dictation Session (HUTRR99) */
|
||||
#define KEY_CAMERA_ACCESS_ENABLE 0x24b /* Enables programmatic access to camera devices. (HUTRR72) */
|
||||
#define KEY_CAMERA_ACCESS_DISABLE 0x24c /* Disables programmatic access to camera devices. (HUTRR72) */
|
||||
#define KEY_CAMERA_ACCESS_TOGGLE 0x24d /* Toggles the current state of the camera access control. (HUTRR72) */
|
||||
|
||||
#define KEY_BRIGHTNESS_MIN 0x250 /* Set Brightness to Minimum */
|
||||
#define KEY_BRIGHTNESS_MAX 0x251 /* Set Brightness to Maximum */
|
||||
|
||||
#define KEY_KBDINPUTASSIST_PREV 0x260
|
||||
#define KEY_KBDINPUTASSIST_NEXT 0x261
|
||||
#define KEY_KBDINPUTASSIST_PREVGROUP 0x262
|
||||
#define KEY_KBDINPUTASSIST_NEXTGROUP 0x263
|
||||
#define KEY_KBDINPUTASSIST_ACCEPT 0x264
|
||||
#define KEY_KBDINPUTASSIST_CANCEL 0x265
|
||||
|
||||
/* Diagonal movement keys */
|
||||
#define KEY_RIGHT_UP 0x266
|
||||
#define KEY_RIGHT_DOWN 0x267
|
||||
#define KEY_LEFT_UP 0x268
|
||||
#define KEY_LEFT_DOWN 0x269
|
||||
|
||||
#define KEY_ROOT_MENU 0x26a /* Show Device's Root Menu */
|
||||
/* Show Top Menu of the Media (e.g. DVD) */
|
||||
#define KEY_MEDIA_TOP_MENU 0x26b
|
||||
#define KEY_NUMERIC_11 0x26c
|
||||
#define KEY_NUMERIC_12 0x26d
|
||||
/*
|
||||
* Toggle Audio Description: refers to an audio service that helps blind and
|
||||
* visually impaired consumers understand the action in a program. Note: in
|
||||
* some countries this is referred to as "Video Description".
|
||||
*/
|
||||
#define KEY_AUDIO_DESC 0x26e
|
||||
#define KEY_3D_MODE 0x26f
|
||||
#define KEY_NEXT_FAVORITE 0x270
|
||||
#define KEY_STOP_RECORD 0x271
|
||||
#define KEY_PAUSE_RECORD 0x272
|
||||
#define KEY_VOD 0x273 /* Video on Demand */
|
||||
#define KEY_UNMUTE 0x274
|
||||
#define KEY_FASTREVERSE 0x275
|
||||
#define KEY_SLOWREVERSE 0x276
|
||||
/*
|
||||
* Control a data application associated with the currently viewed channel,
|
||||
* e.g. teletext or data broadcast application (MHEG, MHP, HbbTV, etc.)
|
||||
*/
|
||||
#define KEY_DATA 0x277
|
||||
#define KEY_ONSCREEN_KEYBOARD 0x278
|
||||
/* Electronic privacy screen control */
|
||||
#define KEY_PRIVACY_SCREEN_TOGGLE 0x279
|
||||
|
||||
/* Select an area of screen to be copied */
|
||||
#define KEY_SELECTIVE_SCREENSHOT 0x27a
|
||||
|
||||
/* Move the focus to the next or previous user controllable element within a UI container */
|
||||
#define KEY_NEXT_ELEMENT 0x27b
|
||||
#define KEY_PREVIOUS_ELEMENT 0x27c
|
||||
|
||||
/* Toggle Autopilot engagement */
|
||||
#define KEY_AUTOPILOT_ENGAGE_TOGGLE 0x27d
|
||||
|
||||
/* Shortcut Keys */
|
||||
#define KEY_MARK_WAYPOINT 0x27e
|
||||
#define KEY_SOS 0x27f
|
||||
#define KEY_NAV_CHART 0x280
|
||||
#define KEY_FISHING_CHART 0x281
|
||||
#define KEY_SINGLE_RANGE_RADAR 0x282
|
||||
#define KEY_DUAL_RANGE_RADAR 0x283
|
||||
#define KEY_RADAR_OVERLAY 0x284
|
||||
#define KEY_TRADITIONAL_SONAR 0x285
|
||||
#define KEY_CLEARVU_SONAR 0x286
|
||||
#define KEY_SIDEVU_SONAR 0x287
|
||||
#define KEY_NAV_INFO 0x288
|
||||
#define KEY_BRIGHTNESS_MENU 0x289
|
||||
|
||||
/*
|
||||
* Some keyboards have keys which do not have a defined meaning, these keys
|
||||
* are intended to be programmed / bound to macros by the user. For most
|
||||
* keyboards with these macro-keys the key-sequence to inject, or action to
|
||||
* take, is all handled by software on the host side. So from the kernel's
|
||||
* point of view these are just normal keys.
|
||||
*
|
||||
* The KEY_MACRO# codes below are intended for such keys, which may be labeled
|
||||
* e.g. G1-G18, or S1 - S30. The KEY_MACRO# codes MUST NOT be used for keys
|
||||
* where the marking on the key does indicate a defined meaning / purpose.
|
||||
*
|
||||
* The KEY_MACRO# codes MUST also NOT be used as fallback for when no existing
|
||||
* KEY_FOO define matches the marking / purpose. In this case a new KEY_FOO
|
||||
* define MUST be added.
|
||||
*/
|
||||
#define KEY_MACRO1 0x290
|
||||
#define KEY_MACRO2 0x291
|
||||
#define KEY_MACRO3 0x292
|
||||
#define KEY_MACRO4 0x293
|
||||
#define KEY_MACRO5 0x294
|
||||
#define KEY_MACRO6 0x295
|
||||
#define KEY_MACRO7 0x296
|
||||
#define KEY_MACRO8 0x297
|
||||
#define KEY_MACRO9 0x298
|
||||
#define KEY_MACRO10 0x299
|
||||
#define KEY_MACRO11 0x29a
|
||||
#define KEY_MACRO12 0x29b
|
||||
#define KEY_MACRO13 0x29c
|
||||
#define KEY_MACRO14 0x29d
|
||||
#define KEY_MACRO15 0x29e
|
||||
#define KEY_MACRO16 0x29f
|
||||
#define KEY_MACRO17 0x2a0
|
||||
#define KEY_MACRO18 0x2a1
|
||||
#define KEY_MACRO19 0x2a2
|
||||
#define KEY_MACRO20 0x2a3
|
||||
#define KEY_MACRO21 0x2a4
|
||||
#define KEY_MACRO22 0x2a5
|
||||
#define KEY_MACRO23 0x2a6
|
||||
#define KEY_MACRO24 0x2a7
|
||||
#define KEY_MACRO25 0x2a8
|
||||
#define KEY_MACRO26 0x2a9
|
||||
#define KEY_MACRO27 0x2aa
|
||||
#define KEY_MACRO28 0x2ab
|
||||
#define KEY_MACRO29 0x2ac
|
||||
#define KEY_MACRO30 0x2ad
|
||||
|
||||
/*
|
||||
* Some keyboards with the macro-keys described above have some extra keys
|
||||
* for controlling the host-side software responsible for the macro handling:
|
||||
* -A macro recording start/stop key. Note that not all keyboards which emit
|
||||
* KEY_MACRO_RECORD_START will also emit KEY_MACRO_RECORD_STOP if
|
||||
* KEY_MACRO_RECORD_STOP is not advertised, then KEY_MACRO_RECORD_START
|
||||
* should be interpreted as a recording start/stop toggle;
|
||||
* -Keys for switching between different macro (pre)sets, either a key for
|
||||
* cycling through the configured presets or keys to directly select a preset.
|
||||
*/
|
||||
#define KEY_MACRO_RECORD_START 0x2b0
|
||||
#define KEY_MACRO_RECORD_STOP 0x2b1
|
||||
#define KEY_MACRO_PRESET_CYCLE 0x2b2
|
||||
#define KEY_MACRO_PRESET1 0x2b3
|
||||
#define KEY_MACRO_PRESET2 0x2b4
|
||||
#define KEY_MACRO_PRESET3 0x2b5
|
||||
|
||||
/*
|
||||
* Some keyboards have a buildin LCD panel where the contents are controlled
|
||||
* by the host. Often these have a number of keys directly below the LCD
|
||||
* intended for controlling a menu shown on the LCD. These keys often don't
|
||||
* have any labeling so we just name them KEY_KBD_LCD_MENU#
|
||||
*/
|
||||
#define KEY_KBD_LCD_MENU1 0x2b8
|
||||
#define KEY_KBD_LCD_MENU2 0x2b9
|
||||
#define KEY_KBD_LCD_MENU3 0x2ba
|
||||
#define KEY_KBD_LCD_MENU4 0x2bb
|
||||
#define KEY_KBD_LCD_MENU5 0x2bc
|
||||
|
||||
#define BTN_TRIGGER_HAPPY 0x2c0
|
||||
#define BTN_TRIGGER_HAPPY1 0x2c0
|
||||
#define BTN_TRIGGER_HAPPY2 0x2c1
|
||||
#define BTN_TRIGGER_HAPPY3 0x2c2
|
||||
#define BTN_TRIGGER_HAPPY4 0x2c3
|
||||
#define BTN_TRIGGER_HAPPY5 0x2c4
|
||||
#define BTN_TRIGGER_HAPPY6 0x2c5
|
||||
#define BTN_TRIGGER_HAPPY7 0x2c6
|
||||
#define BTN_TRIGGER_HAPPY8 0x2c7
|
||||
#define BTN_TRIGGER_HAPPY9 0x2c8
|
||||
#define BTN_TRIGGER_HAPPY10 0x2c9
|
||||
#define BTN_TRIGGER_HAPPY11 0x2ca
|
||||
#define BTN_TRIGGER_HAPPY12 0x2cb
|
||||
#define BTN_TRIGGER_HAPPY13 0x2cc
|
||||
#define BTN_TRIGGER_HAPPY14 0x2cd
|
||||
#define BTN_TRIGGER_HAPPY15 0x2ce
|
||||
#define BTN_TRIGGER_HAPPY16 0x2cf
|
||||
#define BTN_TRIGGER_HAPPY17 0x2d0
|
||||
#define BTN_TRIGGER_HAPPY18 0x2d1
|
||||
#define BTN_TRIGGER_HAPPY19 0x2d2
|
||||
#define BTN_TRIGGER_HAPPY20 0x2d3
|
||||
#define BTN_TRIGGER_HAPPY21 0x2d4
|
||||
#define BTN_TRIGGER_HAPPY22 0x2d5
|
||||
#define BTN_TRIGGER_HAPPY23 0x2d6
|
||||
#define BTN_TRIGGER_HAPPY24 0x2d7
|
||||
#define BTN_TRIGGER_HAPPY25 0x2d8
|
||||
#define BTN_TRIGGER_HAPPY26 0x2d9
|
||||
#define BTN_TRIGGER_HAPPY27 0x2da
|
||||
#define BTN_TRIGGER_HAPPY28 0x2db
|
||||
#define BTN_TRIGGER_HAPPY29 0x2dc
|
||||
#define BTN_TRIGGER_HAPPY30 0x2dd
|
||||
#define BTN_TRIGGER_HAPPY31 0x2de
|
||||
#define BTN_TRIGGER_HAPPY32 0x2df
|
||||
#define BTN_TRIGGER_HAPPY33 0x2e0
|
||||
#define BTN_TRIGGER_HAPPY34 0x2e1
|
||||
#define BTN_TRIGGER_HAPPY35 0x2e2
|
||||
#define BTN_TRIGGER_HAPPY36 0x2e3
|
||||
#define BTN_TRIGGER_HAPPY37 0x2e4
|
||||
#define BTN_TRIGGER_HAPPY38 0x2e5
|
||||
#define BTN_TRIGGER_HAPPY39 0x2e6
|
||||
#define BTN_TRIGGER_HAPPY40 0x2e7
|
||||
|
||||
/* We avoid low common keys in module aliases so they don't get huge. */
|
||||
#define KEY_MIN_INTERESTING KEY_MUTE
|
||||
#define KEY_MAX 0x2ff
|
||||
#define KEY_CNT (KEY_MAX+1)
|
||||
|
||||
/*
|
||||
* Relative axes
|
||||
*/
|
||||
|
||||
#define REL_X 0x00
|
||||
#define REL_Y 0x01
|
||||
#define REL_Z 0x02
|
||||
#define REL_RX 0x03
|
||||
#define REL_RY 0x04
|
||||
#define REL_RZ 0x05
|
||||
#define REL_HWHEEL 0x06
|
||||
#define REL_DIAL 0x07
|
||||
#define REL_WHEEL 0x08
|
||||
#define REL_MISC 0x09
|
||||
/*
|
||||
* 0x0a is reserved and should not be used in input drivers.
|
||||
* It was used by HID as REL_MISC+1 and userspace needs to detect if
|
||||
* the next REL_* event is correct or is just REL_MISC + n.
|
||||
* We define here REL_RESERVED so userspace can rely on it and detect
|
||||
* the situation described above.
|
||||
*/
|
||||
#define REL_RESERVED 0x0a
|
||||
#define REL_WHEEL_HI_RES 0x0b
|
||||
#define REL_HWHEEL_HI_RES 0x0c
|
||||
#define REL_MAX 0x0f
|
||||
#define REL_CNT (REL_MAX+1)
|
||||
|
||||
/*
|
||||
* Absolute axes
|
||||
*/
|
||||
|
||||
#define ABS_X 0x00
|
||||
#define ABS_Y 0x01
|
||||
#define ABS_Z 0x02
|
||||
#define ABS_RX 0x03
|
||||
#define ABS_RY 0x04
|
||||
#define ABS_RZ 0x05
|
||||
#define ABS_THROTTLE 0x06
|
||||
#define ABS_RUDDER 0x07
|
||||
#define ABS_WHEEL 0x08
|
||||
#define ABS_GAS 0x09
|
||||
#define ABS_BRAKE 0x0a
|
||||
#define ABS_HAT0X 0x10
|
||||
#define ABS_HAT0Y 0x11
|
||||
#define ABS_HAT1X 0x12
|
||||
#define ABS_HAT1Y 0x13
|
||||
#define ABS_HAT2X 0x14
|
||||
#define ABS_HAT2Y 0x15
|
||||
#define ABS_HAT3X 0x16
|
||||
#define ABS_HAT3Y 0x17
|
||||
#define ABS_PRESSURE 0x18
|
||||
#define ABS_DISTANCE 0x19
|
||||
#define ABS_TILT_X 0x1a
|
||||
#define ABS_TILT_Y 0x1b
|
||||
#define ABS_TOOL_WIDTH 0x1c
|
||||
|
||||
#define ABS_VOLUME 0x20
|
||||
#define ABS_PROFILE 0x21
|
||||
|
||||
#define ABS_MISC 0x28
|
||||
|
||||
/*
|
||||
* 0x2e is reserved and should not be used in input drivers.
|
||||
* It was used by HID as ABS_MISC+6 and userspace needs to detect if
|
||||
* the next ABS_* event is correct or is just ABS_MISC + n.
|
||||
* We define here ABS_RESERVED so userspace can rely on it and detect
|
||||
* the situation described above.
|
||||
*/
|
||||
#define ABS_RESERVED 0x2e
|
||||
|
||||
#define ABS_MT_SLOT 0x2f /* MT slot being modified */
|
||||
#define ABS_MT_TOUCH_MAJOR 0x30 /* Major axis of touching ellipse */
|
||||
#define ABS_MT_TOUCH_MINOR 0x31 /* Minor axis (omit if circular) */
|
||||
#define ABS_MT_WIDTH_MAJOR 0x32 /* Major axis of approaching ellipse */
|
||||
#define ABS_MT_WIDTH_MINOR 0x33 /* Minor axis (omit if circular) */
|
||||
#define ABS_MT_ORIENTATION 0x34 /* Ellipse orientation */
|
||||
#define ABS_MT_POSITION_X 0x35 /* Center X touch position */
|
||||
#define ABS_MT_POSITION_Y 0x36 /* Center Y touch position */
|
||||
#define ABS_MT_TOOL_TYPE 0x37 /* Type of touching device */
|
||||
#define ABS_MT_BLOB_ID 0x38 /* Group a set of packets as a blob */
|
||||
#define ABS_MT_TRACKING_ID 0x39 /* Unique ID of initiated contact */
|
||||
#define ABS_MT_PRESSURE 0x3a /* Pressure on contact area */
|
||||
#define ABS_MT_DISTANCE 0x3b /* Contact hover distance */
|
||||
#define ABS_MT_TOOL_X 0x3c /* Center X tool position */
|
||||
#define ABS_MT_TOOL_Y 0x3d /* Center Y tool position */
|
||||
|
||||
|
||||
#define ABS_MAX 0x3f
|
||||
#define ABS_CNT (ABS_MAX+1)
|
||||
|
||||
/*
|
||||
* Switch events
|
||||
*/
|
||||
|
||||
#define SW_LID 0x00 /* set = lid shut */
|
||||
#define SW_TABLET_MODE 0x01 /* set = tablet mode */
|
||||
#define SW_HEADPHONE_INSERT 0x02 /* set = inserted */
|
||||
#define SW_RFKILL_ALL 0x03 /* rfkill master switch, type "any"
|
||||
set = radio enabled */
|
||||
#define SW_RADIO SW_RFKILL_ALL /* deprecated */
|
||||
#define SW_MICROPHONE_INSERT 0x04 /* set = inserted */
|
||||
#define SW_DOCK 0x05 /* set = plugged into dock */
|
||||
#define SW_LINEOUT_INSERT 0x06 /* set = inserted */
|
||||
#define SW_JACK_PHYSICAL_INSERT 0x07 /* set = mechanical switch set */
|
||||
#define SW_VIDEOOUT_INSERT 0x08 /* set = inserted */
|
||||
#define SW_CAMERA_LENS_COVER 0x09 /* set = lens covered */
|
||||
#define SW_KEYPAD_SLIDE 0x0a /* set = keypad slide out */
|
||||
#define SW_FRONT_PROXIMITY 0x0b /* set = front proximity sensor active */
|
||||
#define SW_ROTATE_LOCK 0x0c /* set = rotate locked/disabled */
|
||||
#define SW_LINEIN_INSERT 0x0d /* set = inserted */
|
||||
#define SW_MUTE_DEVICE 0x0e /* set = device disabled */
|
||||
#define SW_PEN_INSERTED 0x0f /* set = pen inserted */
|
||||
#define SW_MACHINE_COVER 0x10 /* set = cover closed */
|
||||
#define SW_MAX 0x10
|
||||
#define SW_CNT (SW_MAX+1)
|
||||
|
||||
/*
|
||||
* Misc events
|
||||
*/
|
||||
|
||||
#define MSC_SERIAL 0x00
|
||||
#define MSC_PULSELED 0x01
|
||||
#define MSC_GESTURE 0x02
|
||||
#define MSC_RAW 0x03
|
||||
#define MSC_SCAN 0x04
|
||||
#define MSC_TIMESTAMP 0x05
|
||||
#define MSC_MAX 0x07
|
||||
#define MSC_CNT (MSC_MAX+1)
|
||||
|
||||
/*
|
||||
* LEDs
|
||||
*/
|
||||
|
||||
#define LED_NUML 0x00
|
||||
#define LED_CAPSL 0x01
|
||||
#define LED_SCROLLL 0x02
|
||||
#define LED_COMPOSE 0x03
|
||||
#define LED_KANA 0x04
|
||||
#define LED_SLEEP 0x05
|
||||
#define LED_SUSPEND 0x06
|
||||
#define LED_MUTE 0x07
|
||||
#define LED_MISC 0x08
|
||||
#define LED_MAIL 0x09
|
||||
#define LED_CHARGING 0x0a
|
||||
#define LED_MAX 0x0f
|
||||
#define LED_CNT (LED_MAX+1)
|
||||
|
||||
/*
|
||||
* Autorepeat values
|
||||
*/
|
||||
|
||||
#define REP_DELAY 0x00
|
||||
#define REP_PERIOD 0x01
|
||||
#define REP_MAX 0x01
|
||||
#define REP_CNT (REP_MAX+1)
|
||||
|
||||
/*
|
||||
* Sounds
|
||||
*/
|
||||
|
||||
#define SND_CLICK 0x00
|
||||
#define SND_BELL 0x01
|
||||
#define SND_TONE 0x02
|
||||
#define SND_MAX 0x07
|
||||
#define SND_CNT (SND_MAX+1)
|
||||
|
||||
#endif
|
||||
1
include/kernel/dt-bindings/input/linux-event-codes.h
Symbolic link
1
include/kernel/dt-bindings/input/linux-event-codes.h
Symbolic link
@@ -0,0 +1 @@
|
||||
../../uapi/linux/input-event-codes.h
|
||||
@@ -171,6 +171,12 @@
|
||||
#define TEGRA234_SID_HOST1X_CTX6 0x3b
|
||||
#define TEGRA234_SID_HOST1X_CTX7 0x3c
|
||||
|
||||
/*FSI Stream Id*/
|
||||
#define TEGRA234_SID_NISO1_FSI_CPU0 TEGRA234_SID_FSI
|
||||
#define TEGRA234_SID_NISO1_FSI_CPU1 0x4BU
|
||||
#define TEGRA234_SID_NISO1_FSI_CPU2 0x4CU
|
||||
#define TEGRA234_SID_NISO1_FSI_CPU3 0X4DU
|
||||
|
||||
/*
|
||||
* memory client IDs
|
||||
*/
|
||||
@@ -536,4 +542,9 @@
|
||||
#define TEGRA234_MEMORY_CLIENT_NVJPG1SRD 0x123
|
||||
#define TEGRA234_MEMORY_CLIENT_NVJPG1SWR 0x124
|
||||
|
||||
/* ICC ID's for dummy MC clients used to represent CPU Clusters */
|
||||
#define TEGRA_ICC_MC_CPU_CLUSTER0 1003
|
||||
#define TEGRA_ICC_MC_CPU_CLUSTER1 1004
|
||||
#define TEGRA_ICC_MC_CPU_CLUSTER2 1005
|
||||
|
||||
#endif
|
||||
|
||||
26
include/kernel/dt-bindings/sound/rt5640.h
Normal file
26
include/kernel/dt-bindings/sound/rt5640.h
Normal file
@@ -0,0 +1,26 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
#ifndef __DT_RT5640_H
|
||||
#define __DT_RT5640_H
|
||||
|
||||
#define RT5640_DMIC1_DATA_PIN_NONE 0
|
||||
#define RT5640_DMIC1_DATA_PIN_IN1P 1
|
||||
#define RT5640_DMIC1_DATA_PIN_GPIO3 2
|
||||
|
||||
#define RT5640_DMIC2_DATA_PIN_NONE 0
|
||||
#define RT5640_DMIC2_DATA_PIN_IN1N 1
|
||||
#define RT5640_DMIC2_DATA_PIN_GPIO4 2
|
||||
|
||||
#define RT5640_JD_SRC_GPIO1 1
|
||||
#define RT5640_JD_SRC_JD1_IN4P 2
|
||||
#define RT5640_JD_SRC_JD2_IN4N 3
|
||||
#define RT5640_JD_SRC_GPIO2 4
|
||||
#define RT5640_JD_SRC_GPIO3 5
|
||||
#define RT5640_JD_SRC_GPIO4 6
|
||||
#define RT5640_JD_SRC_HDA_HEADER 7
|
||||
|
||||
#define RT5640_OVCD_SF_0P5 0
|
||||
#define RT5640_OVCD_SF_0P75 1
|
||||
#define RT5640_OVCD_SF_1P0 2
|
||||
#define RT5640_OVCD_SF_1P5 3
|
||||
|
||||
#endif /* __DT_RT5640_H */
|
||||
19
include/kernel/dt-bindings/thermal/tegra234-bpmp-thermal.h
Normal file
19
include/kernel/dt-bindings/thermal/tegra234-bpmp-thermal.h
Normal file
@@ -0,0 +1,19 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0 */
|
||||
/*
|
||||
* This header provides constants for binding nvidia,tegra234-bpmp-thermal.
|
||||
*/
|
||||
|
||||
#ifndef _DT_BINDINGS_THERMAL_TEGRA234_BPMP_THERMAL_H
|
||||
#define _DT_BINDINGS_THERMAL_TEGRA234_BPMP_THERMAL_H
|
||||
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_CPU 0
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_GPU 1
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_CV0 2
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_CV1 3
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_CV2 4
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_SOC0 5
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_SOC1 6
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_SOC2 7
|
||||
#define TEGRA234_BPMP_THERMAL_ZONE_TJ_MAX 8
|
||||
|
||||
#endif
|
||||
16
include/kernel/dt-bindings/thermal/thermal.h
Normal file
16
include/kernel/dt-bindings/thermal/thermal.h
Normal file
@@ -0,0 +1,16 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
/*
|
||||
* This header provides constants for most thermal bindings.
|
||||
*
|
||||
* Copyright (C) 2013 Texas Instruments
|
||||
* Eduardo Valentin <eduardo.valentin@ti.com>
|
||||
*/
|
||||
|
||||
#ifndef _DT_BINDINGS_THERMAL_THERMAL_H
|
||||
#define _DT_BINDINGS_THERMAL_THERMAL_H
|
||||
|
||||
/* On cooling devices upper and lower limits */
|
||||
#define THERMAL_NO_LIMIT (~0)
|
||||
|
||||
#endif
|
||||
|
||||
977
include/kernel/uapi/linux/input-event-codes.h
Normal file
977
include/kernel/uapi/linux/input-event-codes.h
Normal file
@@ -0,0 +1,977 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only WITH Linux-syscall-note */
|
||||
/*
|
||||
* Input event codes
|
||||
*
|
||||
* *** IMPORTANT ***
|
||||
* This file is not only included from C-code but also from devicetree source
|
||||
* files. As such this file MUST only contain comments and defines.
|
||||
*
|
||||
* Copyright (c) 1999-2002 Vojtech Pavlik
|
||||
* Copyright (c) 2015 Hans de Goede <hdegoede@redhat.com>
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms of the GNU General Public License version 2 as published by
|
||||
* the Free Software Foundation.
|
||||
*/
|
||||
#ifndef _UAPI_INPUT_EVENT_CODES_H
|
||||
#define _UAPI_INPUT_EVENT_CODES_H
|
||||
|
||||
/*
|
||||
* Device properties and quirks
|
||||
*/
|
||||
|
||||
#define INPUT_PROP_POINTER 0x00 /* needs a pointer */
|
||||
#define INPUT_PROP_DIRECT 0x01 /* direct input devices */
|
||||
#define INPUT_PROP_BUTTONPAD 0x02 /* has button(s) under pad */
|
||||
#define INPUT_PROP_SEMI_MT 0x03 /* touch rectangle only */
|
||||
#define INPUT_PROP_TOPBUTTONPAD 0x04 /* softbuttons at top of pad */
|
||||
#define INPUT_PROP_POINTING_STICK 0x05 /* is a pointing stick */
|
||||
#define INPUT_PROP_ACCELEROMETER 0x06 /* has accelerometer */
|
||||
|
||||
#define INPUT_PROP_MAX 0x1f
|
||||
#define INPUT_PROP_CNT (INPUT_PROP_MAX + 1)
|
||||
|
||||
/*
|
||||
* Event types
|
||||
*/
|
||||
|
||||
#define EV_SYN 0x00
|
||||
#define EV_KEY 0x01
|
||||
#define EV_REL 0x02
|
||||
#define EV_ABS 0x03
|
||||
#define EV_MSC 0x04
|
||||
#define EV_SW 0x05
|
||||
#define EV_LED 0x11
|
||||
#define EV_SND 0x12
|
||||
#define EV_REP 0x14
|
||||
#define EV_FF 0x15
|
||||
#define EV_PWR 0x16
|
||||
#define EV_FF_STATUS 0x17
|
||||
#define EV_MAX 0x1f
|
||||
#define EV_CNT (EV_MAX+1)
|
||||
|
||||
/*
|
||||
* Synchronization events.
|
||||
*/
|
||||
|
||||
#define SYN_REPORT 0
|
||||
#define SYN_CONFIG 1
|
||||
#define SYN_MT_REPORT 2
|
||||
#define SYN_DROPPED 3
|
||||
#define SYN_MAX 0xf
|
||||
#define SYN_CNT (SYN_MAX+1)
|
||||
|
||||
/*
|
||||
* Keys and buttons
|
||||
*
|
||||
* Most of the keys/buttons are modeled after USB HUT 1.12
|
||||
* (see http://www.usb.org/developers/hidpage).
|
||||
* Abbreviations in the comments:
|
||||
* AC - Application Control
|
||||
* AL - Application Launch Button
|
||||
* SC - System Control
|
||||
*/
|
||||
|
||||
#define KEY_RESERVED 0
|
||||
#define KEY_ESC 1
|
||||
#define KEY_1 2
|
||||
#define KEY_2 3
|
||||
#define KEY_3 4
|
||||
#define KEY_4 5
|
||||
#define KEY_5 6
|
||||
#define KEY_6 7
|
||||
#define KEY_7 8
|
||||
#define KEY_8 9
|
||||
#define KEY_9 10
|
||||
#define KEY_0 11
|
||||
#define KEY_MINUS 12
|
||||
#define KEY_EQUAL 13
|
||||
#define KEY_BACKSPACE 14
|
||||
#define KEY_TAB 15
|
||||
#define KEY_Q 16
|
||||
#define KEY_W 17
|
||||
#define KEY_E 18
|
||||
#define KEY_R 19
|
||||
#define KEY_T 20
|
||||
#define KEY_Y 21
|
||||
#define KEY_U 22
|
||||
#define KEY_I 23
|
||||
#define KEY_O 24
|
||||
#define KEY_P 25
|
||||
#define KEY_LEFTBRACE 26
|
||||
#define KEY_RIGHTBRACE 27
|
||||
#define KEY_ENTER 28
|
||||
#define KEY_LEFTCTRL 29
|
||||
#define KEY_A 30
|
||||
#define KEY_S 31
|
||||
#define KEY_D 32
|
||||
#define KEY_F 33
|
||||
#define KEY_G 34
|
||||
#define KEY_H 35
|
||||
#define KEY_J 36
|
||||
#define KEY_K 37
|
||||
#define KEY_L 38
|
||||
#define KEY_SEMICOLON 39
|
||||
#define KEY_APOSTROPHE 40
|
||||
#define KEY_GRAVE 41
|
||||
#define KEY_LEFTSHIFT 42
|
||||
#define KEY_BACKSLASH 43
|
||||
#define KEY_Z 44
|
||||
#define KEY_X 45
|
||||
#define KEY_C 46
|
||||
#define KEY_V 47
|
||||
#define KEY_B 48
|
||||
#define KEY_N 49
|
||||
#define KEY_M 50
|
||||
#define KEY_COMMA 51
|
||||
#define KEY_DOT 52
|
||||
#define KEY_SLASH 53
|
||||
#define KEY_RIGHTSHIFT 54
|
||||
#define KEY_KPASTERISK 55
|
||||
#define KEY_LEFTALT 56
|
||||
#define KEY_SPACE 57
|
||||
#define KEY_CAPSLOCK 58
|
||||
#define KEY_F1 59
|
||||
#define KEY_F2 60
|
||||
#define KEY_F3 61
|
||||
#define KEY_F4 62
|
||||
#define KEY_F5 63
|
||||
#define KEY_F6 64
|
||||
#define KEY_F7 65
|
||||
#define KEY_F8 66
|
||||
#define KEY_F9 67
|
||||
#define KEY_F10 68
|
||||
#define KEY_NUMLOCK 69
|
||||
#define KEY_SCROLLLOCK 70
|
||||
#define KEY_KP7 71
|
||||
#define KEY_KP8 72
|
||||
#define KEY_KP9 73
|
||||
#define KEY_KPMINUS 74
|
||||
#define KEY_KP4 75
|
||||
#define KEY_KP5 76
|
||||
#define KEY_KP6 77
|
||||
#define KEY_KPPLUS 78
|
||||
#define KEY_KP1 79
|
||||
#define KEY_KP2 80
|
||||
#define KEY_KP3 81
|
||||
#define KEY_KP0 82
|
||||
#define KEY_KPDOT 83
|
||||
|
||||
#define KEY_ZENKAKUHANKAKU 85
|
||||
#define KEY_102ND 86
|
||||
#define KEY_F11 87
|
||||
#define KEY_F12 88
|
||||
#define KEY_RO 89
|
||||
#define KEY_KATAKANA 90
|
||||
#define KEY_HIRAGANA 91
|
||||
#define KEY_HENKAN 92
|
||||
#define KEY_KATAKANAHIRAGANA 93
|
||||
#define KEY_MUHENKAN 94
|
||||
#define KEY_KPJPCOMMA 95
|
||||
#define KEY_KPENTER 96
|
||||
#define KEY_RIGHTCTRL 97
|
||||
#define KEY_KPSLASH 98
|
||||
#define KEY_SYSRQ 99
|
||||
#define KEY_RIGHTALT 100
|
||||
#define KEY_LINEFEED 101
|
||||
#define KEY_HOME 102
|
||||
#define KEY_UP 103
|
||||
#define KEY_PAGEUP 104
|
||||
#define KEY_LEFT 105
|
||||
#define KEY_RIGHT 106
|
||||
#define KEY_END 107
|
||||
#define KEY_DOWN 108
|
||||
#define KEY_PAGEDOWN 109
|
||||
#define KEY_INSERT 110
|
||||
#define KEY_DELETE 111
|
||||
#define KEY_MACRO 112
|
||||
#define KEY_MUTE 113
|
||||
#define KEY_VOLUMEDOWN 114
|
||||
#define KEY_VOLUMEUP 115
|
||||
#define KEY_POWER 116 /* SC System Power Down */
|
||||
#define KEY_KPEQUAL 117
|
||||
#define KEY_KPPLUSMINUS 118
|
||||
#define KEY_PAUSE 119
|
||||
#define KEY_SCALE 120 /* AL Compiz Scale (Expose) */
|
||||
|
||||
#define KEY_KPCOMMA 121
|
||||
#define KEY_HANGEUL 122
|
||||
#define KEY_HANGUEL KEY_HANGEUL
|
||||
#define KEY_HANJA 123
|
||||
#define KEY_YEN 124
|
||||
#define KEY_LEFTMETA 125
|
||||
#define KEY_RIGHTMETA 126
|
||||
#define KEY_COMPOSE 127
|
||||
|
||||
#define KEY_STOP 128 /* AC Stop */
|
||||
#define KEY_AGAIN 129
|
||||
#define KEY_PROPS 130 /* AC Properties */
|
||||
#define KEY_UNDO 131 /* AC Undo */
|
||||
#define KEY_FRONT 132
|
||||
#define KEY_COPY 133 /* AC Copy */
|
||||
#define KEY_OPEN 134 /* AC Open */
|
||||
#define KEY_PASTE 135 /* AC Paste */
|
||||
#define KEY_FIND 136 /* AC Search */
|
||||
#define KEY_CUT 137 /* AC Cut */
|
||||
#define KEY_HELP 138 /* AL Integrated Help Center */
|
||||
#define KEY_MENU 139 /* Menu (show menu) */
|
||||
#define KEY_CALC 140 /* AL Calculator */
|
||||
#define KEY_SETUP 141
|
||||
#define KEY_SLEEP 142 /* SC System Sleep */
|
||||
#define KEY_WAKEUP 143 /* System Wake Up */
|
||||
#define KEY_FILE 144 /* AL Local Machine Browser */
|
||||
#define KEY_SENDFILE 145
|
||||
#define KEY_DELETEFILE 146
|
||||
#define KEY_XFER 147
|
||||
#define KEY_PROG1 148
|
||||
#define KEY_PROG2 149
|
||||
#define KEY_WWW 150 /* AL Internet Browser */
|
||||
#define KEY_MSDOS 151
|
||||
#define KEY_COFFEE 152 /* AL Terminal Lock/Screensaver */
|
||||
#define KEY_SCREENLOCK KEY_COFFEE
|
||||
#define KEY_ROTATE_DISPLAY 153 /* Display orientation for e.g. tablets */
|
||||
#define KEY_DIRECTION KEY_ROTATE_DISPLAY
|
||||
#define KEY_CYCLEWINDOWS 154
|
||||
#define KEY_MAIL 155
|
||||
#define KEY_BOOKMARKS 156 /* AC Bookmarks */
|
||||
#define KEY_COMPUTER 157
|
||||
#define KEY_BACK 158 /* AC Back */
|
||||
#define KEY_FORWARD 159 /* AC Forward */
|
||||
#define KEY_CLOSECD 160
|
||||
#define KEY_EJECTCD 161
|
||||
#define KEY_EJECTCLOSECD 162
|
||||
#define KEY_NEXTSONG 163
|
||||
#define KEY_PLAYPAUSE 164
|
||||
#define KEY_PREVIOUSSONG 165
|
||||
#define KEY_STOPCD 166
|
||||
#define KEY_RECORD 167
|
||||
#define KEY_REWIND 168
|
||||
#define KEY_PHONE 169 /* Media Select Telephone */
|
||||
#define KEY_ISO 170
|
||||
#define KEY_CONFIG 171 /* AL Consumer Control Configuration */
|
||||
#define KEY_HOMEPAGE 172 /* AC Home */
|
||||
#define KEY_REFRESH 173 /* AC Refresh */
|
||||
#define KEY_EXIT 174 /* AC Exit */
|
||||
#define KEY_MOVE 175
|
||||
#define KEY_EDIT 176
|
||||
#define KEY_SCROLLUP 177
|
||||
#define KEY_SCROLLDOWN 178
|
||||
#define KEY_KPLEFTPAREN 179
|
||||
#define KEY_KPRIGHTPAREN 180
|
||||
#define KEY_NEW 181 /* AC New */
|
||||
#define KEY_REDO 182 /* AC Redo/Repeat */
|
||||
|
||||
#define KEY_F13 183
|
||||
#define KEY_F14 184
|
||||
#define KEY_F15 185
|
||||
#define KEY_F16 186
|
||||
#define KEY_F17 187
|
||||
#define KEY_F18 188
|
||||
#define KEY_F19 189
|
||||
#define KEY_F20 190
|
||||
#define KEY_F21 191
|
||||
#define KEY_F22 192
|
||||
#define KEY_F23 193
|
||||
#define KEY_F24 194
|
||||
|
||||
#define KEY_PLAYCD 200
|
||||
#define KEY_PAUSECD 201
|
||||
#define KEY_PROG3 202
|
||||
#define KEY_PROG4 203
|
||||
#define KEY_ALL_APPLICATIONS 204 /* AC Desktop Show All Applications */
|
||||
#define KEY_DASHBOARD KEY_ALL_APPLICATIONS
|
||||
#define KEY_SUSPEND 205
|
||||
#define KEY_CLOSE 206 /* AC Close */
|
||||
#define KEY_PLAY 207
|
||||
#define KEY_FASTFORWARD 208
|
||||
#define KEY_BASSBOOST 209
|
||||
#define KEY_PRINT 210 /* AC Print */
|
||||
#define KEY_HP 211
|
||||
#define KEY_CAMERA 212
|
||||
#define KEY_SOUND 213
|
||||
#define KEY_QUESTION 214
|
||||
#define KEY_EMAIL 215
|
||||
#define KEY_CHAT 216
|
||||
#define KEY_SEARCH 217
|
||||
#define KEY_CONNECT 218
|
||||
#define KEY_FINANCE 219 /* AL Checkbook/Finance */
|
||||
#define KEY_SPORT 220
|
||||
#define KEY_SHOP 221
|
||||
#define KEY_ALTERASE 222
|
||||
#define KEY_CANCEL 223 /* AC Cancel */
|
||||
#define KEY_BRIGHTNESSDOWN 224
|
||||
#define KEY_BRIGHTNESSUP 225
|
||||
#define KEY_MEDIA 226
|
||||
|
||||
#define KEY_SWITCHVIDEOMODE 227 /* Cycle between available video
|
||||
outputs (Monitor/LCD/TV-out/etc) */
|
||||
#define KEY_KBDILLUMTOGGLE 228
|
||||
#define KEY_KBDILLUMDOWN 229
|
||||
#define KEY_KBDILLUMUP 230
|
||||
|
||||
#define KEY_SEND 231 /* AC Send */
|
||||
#define KEY_REPLY 232 /* AC Reply */
|
||||
#define KEY_FORWARDMAIL 233 /* AC Forward Msg */
|
||||
#define KEY_SAVE 234 /* AC Save */
|
||||
#define KEY_DOCUMENTS 235
|
||||
|
||||
#define KEY_BATTERY 236
|
||||
|
||||
#define KEY_BLUETOOTH 237
|
||||
#define KEY_WLAN 238
|
||||
#define KEY_UWB 239
|
||||
|
||||
#define KEY_UNKNOWN 240
|
||||
|
||||
#define KEY_VIDEO_NEXT 241 /* drive next video source */
|
||||
#define KEY_VIDEO_PREV 242 /* drive previous video source */
|
||||
#define KEY_BRIGHTNESS_CYCLE 243 /* brightness up, after max is min */
|
||||
#define KEY_BRIGHTNESS_AUTO 244 /* Set Auto Brightness: manual
|
||||
brightness control is off,
|
||||
rely on ambient */
|
||||
#define KEY_BRIGHTNESS_ZERO KEY_BRIGHTNESS_AUTO
|
||||
#define KEY_DISPLAY_OFF 245 /* display device to off state */
|
||||
|
||||
#define KEY_WWAN 246 /* Wireless WAN (LTE, UMTS, GSM, etc.) */
|
||||
#define KEY_WIMAX KEY_WWAN
|
||||
#define KEY_RFKILL 247 /* Key that controls all radios */
|
||||
|
||||
#define KEY_MICMUTE 248 /* Mute / unmute the microphone */
|
||||
|
||||
/* Code 255 is reserved for special needs of AT keyboard driver */
|
||||
|
||||
#define BTN_MISC 0x100
|
||||
#define BTN_0 0x100
|
||||
#define BTN_1 0x101
|
||||
#define BTN_2 0x102
|
||||
#define BTN_3 0x103
|
||||
#define BTN_4 0x104
|
||||
#define BTN_5 0x105
|
||||
#define BTN_6 0x106
|
||||
#define BTN_7 0x107
|
||||
#define BTN_8 0x108
|
||||
#define BTN_9 0x109
|
||||
|
||||
#define BTN_MOUSE 0x110
|
||||
#define BTN_LEFT 0x110
|
||||
#define BTN_RIGHT 0x111
|
||||
#define BTN_MIDDLE 0x112
|
||||
#define BTN_SIDE 0x113
|
||||
#define BTN_EXTRA 0x114
|
||||
#define BTN_FORWARD 0x115
|
||||
#define BTN_BACK 0x116
|
||||
#define BTN_TASK 0x117
|
||||
|
||||
#define BTN_JOYSTICK 0x120
|
||||
#define BTN_TRIGGER 0x120
|
||||
#define BTN_THUMB 0x121
|
||||
#define BTN_THUMB2 0x122
|
||||
#define BTN_TOP 0x123
|
||||
#define BTN_TOP2 0x124
|
||||
#define BTN_PINKIE 0x125
|
||||
#define BTN_BASE 0x126
|
||||
#define BTN_BASE2 0x127
|
||||
#define BTN_BASE3 0x128
|
||||
#define BTN_BASE4 0x129
|
||||
#define BTN_BASE5 0x12a
|
||||
#define BTN_BASE6 0x12b
|
||||
#define BTN_DEAD 0x12f
|
||||
|
||||
#define BTN_GAMEPAD 0x130
|
||||
#define BTN_SOUTH 0x130
|
||||
#define BTN_A BTN_SOUTH
|
||||
#define BTN_EAST 0x131
|
||||
#define BTN_B BTN_EAST
|
||||
#define BTN_C 0x132
|
||||
#define BTN_NORTH 0x133
|
||||
#define BTN_X BTN_NORTH
|
||||
#define BTN_WEST 0x134
|
||||
#define BTN_Y BTN_WEST
|
||||
#define BTN_Z 0x135
|
||||
#define BTN_TL 0x136
|
||||
#define BTN_TR 0x137
|
||||
#define BTN_TL2 0x138
|
||||
#define BTN_TR2 0x139
|
||||
#define BTN_SELECT 0x13a
|
||||
#define BTN_START 0x13b
|
||||
#define BTN_MODE 0x13c
|
||||
#define BTN_THUMBL 0x13d
|
||||
#define BTN_THUMBR 0x13e
|
||||
|
||||
#define BTN_DIGI 0x140
|
||||
#define BTN_TOOL_PEN 0x140
|
||||
#define BTN_TOOL_RUBBER 0x141
|
||||
#define BTN_TOOL_BRUSH 0x142
|
||||
#define BTN_TOOL_PENCIL 0x143
|
||||
#define BTN_TOOL_AIRBRUSH 0x144
|
||||
#define BTN_TOOL_FINGER 0x145
|
||||
#define BTN_TOOL_MOUSE 0x146
|
||||
#define BTN_TOOL_LENS 0x147
|
||||
#define BTN_TOOL_QUINTTAP 0x148 /* Five fingers on trackpad */
|
||||
#define BTN_STYLUS3 0x149
|
||||
#define BTN_TOUCH 0x14a
|
||||
#define BTN_STYLUS 0x14b
|
||||
#define BTN_STYLUS2 0x14c
|
||||
#define BTN_TOOL_DOUBLETAP 0x14d
|
||||
#define BTN_TOOL_TRIPLETAP 0x14e
|
||||
#define BTN_TOOL_QUADTAP 0x14f /* Four fingers on trackpad */
|
||||
|
||||
#define BTN_WHEEL 0x150
|
||||
#define BTN_GEAR_DOWN 0x150
|
||||
#define BTN_GEAR_UP 0x151
|
||||
|
||||
#define KEY_OK 0x160
|
||||
#define KEY_SELECT 0x161
|
||||
#define KEY_GOTO 0x162
|
||||
#define KEY_CLEAR 0x163
|
||||
#define KEY_POWER2 0x164
|
||||
#define KEY_OPTION 0x165
|
||||
#define KEY_INFO 0x166 /* AL OEM Features/Tips/Tutorial */
|
||||
#define KEY_TIME 0x167
|
||||
#define KEY_VENDOR 0x168
|
||||
#define KEY_ARCHIVE 0x169
|
||||
#define KEY_PROGRAM 0x16a /* Media Select Program Guide */
|
||||
#define KEY_CHANNEL 0x16b
|
||||
#define KEY_FAVORITES 0x16c
|
||||
#define KEY_EPG 0x16d
|
||||
#define KEY_PVR 0x16e /* Media Select Home */
|
||||
#define KEY_MHP 0x16f
|
||||
#define KEY_LANGUAGE 0x170
|
||||
#define KEY_TITLE 0x171
|
||||
#define KEY_SUBTITLE 0x172
|
||||
#define KEY_ANGLE 0x173
|
||||
#define KEY_FULL_SCREEN 0x174 /* AC View Toggle */
|
||||
#define KEY_ZOOM KEY_FULL_SCREEN
|
||||
#define KEY_MODE 0x175
|
||||
#define KEY_KEYBOARD 0x176
|
||||
#define KEY_ASPECT_RATIO 0x177 /* HUTRR37: Aspect */
|
||||
#define KEY_SCREEN KEY_ASPECT_RATIO
|
||||
#define KEY_PC 0x178 /* Media Select Computer */
|
||||
#define KEY_TV 0x179 /* Media Select TV */
|
||||
#define KEY_TV2 0x17a /* Media Select Cable */
|
||||
#define KEY_VCR 0x17b /* Media Select VCR */
|
||||
#define KEY_VCR2 0x17c /* VCR Plus */
|
||||
#define KEY_SAT 0x17d /* Media Select Satellite */
|
||||
#define KEY_SAT2 0x17e
|
||||
#define KEY_CD 0x17f /* Media Select CD */
|
||||
#define KEY_TAPE 0x180 /* Media Select Tape */
|
||||
#define KEY_RADIO 0x181
|
||||
#define KEY_TUNER 0x182 /* Media Select Tuner */
|
||||
#define KEY_PLAYER 0x183
|
||||
#define KEY_TEXT 0x184
|
||||
#define KEY_DVD 0x185 /* Media Select DVD */
|
||||
#define KEY_AUX 0x186
|
||||
#define KEY_MP3 0x187
|
||||
#define KEY_AUDIO 0x188 /* AL Audio Browser */
|
||||
#define KEY_VIDEO 0x189 /* AL Movie Browser */
|
||||
#define KEY_DIRECTORY 0x18a
|
||||
#define KEY_LIST 0x18b
|
||||
#define KEY_MEMO 0x18c /* Media Select Messages */
|
||||
#define KEY_CALENDAR 0x18d
|
||||
#define KEY_RED 0x18e
|
||||
#define KEY_GREEN 0x18f
|
||||
#define KEY_YELLOW 0x190
|
||||
#define KEY_BLUE 0x191
|
||||
#define KEY_CHANNELUP 0x192 /* Channel Increment */
|
||||
#define KEY_CHANNELDOWN 0x193 /* Channel Decrement */
|
||||
#define KEY_FIRST 0x194
|
||||
#define KEY_LAST 0x195 /* Recall Last */
|
||||
#define KEY_AB 0x196
|
||||
#define KEY_NEXT 0x197
|
||||
#define KEY_RESTART 0x198
|
||||
#define KEY_SLOW 0x199
|
||||
#define KEY_SHUFFLE 0x19a
|
||||
#define KEY_BREAK 0x19b
|
||||
#define KEY_PREVIOUS 0x19c
|
||||
#define KEY_DIGITS 0x19d
|
||||
#define KEY_TEEN 0x19e
|
||||
#define KEY_TWEN 0x19f
|
||||
#define KEY_VIDEOPHONE 0x1a0 /* Media Select Video Phone */
|
||||
#define KEY_GAMES 0x1a1 /* Media Select Games */
|
||||
#define KEY_ZOOMIN 0x1a2 /* AC Zoom In */
|
||||
#define KEY_ZOOMOUT 0x1a3 /* AC Zoom Out */
|
||||
#define KEY_ZOOMRESET 0x1a4 /* AC Zoom */
|
||||
#define KEY_WORDPROCESSOR 0x1a5 /* AL Word Processor */
|
||||
#define KEY_EDITOR 0x1a6 /* AL Text Editor */
|
||||
#define KEY_SPREADSHEET 0x1a7 /* AL Spreadsheet */
|
||||
#define KEY_GRAPHICSEDITOR 0x1a8 /* AL Graphics Editor */
|
||||
#define KEY_PRESENTATION 0x1a9 /* AL Presentation App */
|
||||
#define KEY_DATABASE 0x1aa /* AL Database App */
|
||||
#define KEY_NEWS 0x1ab /* AL Newsreader */
|
||||
#define KEY_VOICEMAIL 0x1ac /* AL Voicemail */
|
||||
#define KEY_ADDRESSBOOK 0x1ad /* AL Contacts/Address Book */
|
||||
#define KEY_MESSENGER 0x1ae /* AL Instant Messaging */
|
||||
#define KEY_DISPLAYTOGGLE 0x1af /* Turn display (LCD) on and off */
|
||||
#define KEY_BRIGHTNESS_TOGGLE KEY_DISPLAYTOGGLE
|
||||
#define KEY_SPELLCHECK 0x1b0 /* AL Spell Check */
|
||||
#define KEY_LOGOFF 0x1b1 /* AL Logoff */
|
||||
|
||||
#define KEY_DOLLAR 0x1b2
|
||||
#define KEY_EURO 0x1b3
|
||||
|
||||
#define KEY_FRAMEBACK 0x1b4 /* Consumer - transport controls */
|
||||
#define KEY_FRAMEFORWARD 0x1b5
|
||||
#define KEY_CONTEXT_MENU 0x1b6 /* GenDesc - system context menu */
|
||||
#define KEY_MEDIA_REPEAT 0x1b7 /* Consumer - transport control */
|
||||
#define KEY_10CHANNELSUP 0x1b8 /* 10 channels up (10+) */
|
||||
#define KEY_10CHANNELSDOWN 0x1b9 /* 10 channels down (10-) */
|
||||
#define KEY_IMAGES 0x1ba /* AL Image Browser */
|
||||
#define KEY_NOTIFICATION_CENTER 0x1bc /* Show/hide the notification center */
|
||||
#define KEY_PICKUP_PHONE 0x1bd /* Answer incoming call */
|
||||
#define KEY_HANGUP_PHONE 0x1be /* Decline incoming call */
|
||||
|
||||
#define KEY_DEL_EOL 0x1c0
|
||||
#define KEY_DEL_EOS 0x1c1
|
||||
#define KEY_INS_LINE 0x1c2
|
||||
#define KEY_DEL_LINE 0x1c3
|
||||
|
||||
#define KEY_FN 0x1d0
|
||||
#define KEY_FN_ESC 0x1d1
|
||||
#define KEY_FN_F1 0x1d2
|
||||
#define KEY_FN_F2 0x1d3
|
||||
#define KEY_FN_F3 0x1d4
|
||||
#define KEY_FN_F4 0x1d5
|
||||
#define KEY_FN_F5 0x1d6
|
||||
#define KEY_FN_F6 0x1d7
|
||||
#define KEY_FN_F7 0x1d8
|
||||
#define KEY_FN_F8 0x1d9
|
||||
#define KEY_FN_F9 0x1da
|
||||
#define KEY_FN_F10 0x1db
|
||||
#define KEY_FN_F11 0x1dc
|
||||
#define KEY_FN_F12 0x1dd
|
||||
#define KEY_FN_1 0x1de
|
||||
#define KEY_FN_2 0x1df
|
||||
#define KEY_FN_D 0x1e0
|
||||
#define KEY_FN_E 0x1e1
|
||||
#define KEY_FN_F 0x1e2
|
||||
#define KEY_FN_S 0x1e3
|
||||
#define KEY_FN_B 0x1e4
|
||||
#define KEY_FN_RIGHT_SHIFT 0x1e5
|
||||
|
||||
#define KEY_BRL_DOT1 0x1f1
|
||||
#define KEY_BRL_DOT2 0x1f2
|
||||
#define KEY_BRL_DOT3 0x1f3
|
||||
#define KEY_BRL_DOT4 0x1f4
|
||||
#define KEY_BRL_DOT5 0x1f5
|
||||
#define KEY_BRL_DOT6 0x1f6
|
||||
#define KEY_BRL_DOT7 0x1f7
|
||||
#define KEY_BRL_DOT8 0x1f8
|
||||
#define KEY_BRL_DOT9 0x1f9
|
||||
#define KEY_BRL_DOT10 0x1fa
|
||||
|
||||
#define KEY_NUMERIC_0 0x200 /* used by phones, remote controls, */
|
||||
#define KEY_NUMERIC_1 0x201 /* and other keypads */
|
||||
#define KEY_NUMERIC_2 0x202
|
||||
#define KEY_NUMERIC_3 0x203
|
||||
#define KEY_NUMERIC_4 0x204
|
||||
#define KEY_NUMERIC_5 0x205
|
||||
#define KEY_NUMERIC_6 0x206
|
||||
#define KEY_NUMERIC_7 0x207
|
||||
#define KEY_NUMERIC_8 0x208
|
||||
#define KEY_NUMERIC_9 0x209
|
||||
#define KEY_NUMERIC_STAR 0x20a
|
||||
#define KEY_NUMERIC_POUND 0x20b
|
||||
#define KEY_NUMERIC_A 0x20c /* Phone key A - HUT Telephony 0xb9 */
|
||||
#define KEY_NUMERIC_B 0x20d
|
||||
#define KEY_NUMERIC_C 0x20e
|
||||
#define KEY_NUMERIC_D 0x20f
|
||||
|
||||
#define KEY_CAMERA_FOCUS 0x210
|
||||
#define KEY_WPS_BUTTON 0x211 /* WiFi Protected Setup key */
|
||||
|
||||
#define KEY_TOUCHPAD_TOGGLE 0x212 /* Request switch touchpad on or off */
|
||||
#define KEY_TOUCHPAD_ON 0x213
|
||||
#define KEY_TOUCHPAD_OFF 0x214
|
||||
|
||||
#define KEY_CAMERA_ZOOMIN 0x215
|
||||
#define KEY_CAMERA_ZOOMOUT 0x216
|
||||
#define KEY_CAMERA_UP 0x217
|
||||
#define KEY_CAMERA_DOWN 0x218
|
||||
#define KEY_CAMERA_LEFT 0x219
|
||||
#define KEY_CAMERA_RIGHT 0x21a
|
||||
|
||||
#define KEY_ATTENDANT_ON 0x21b
|
||||
#define KEY_ATTENDANT_OFF 0x21c
|
||||
#define KEY_ATTENDANT_TOGGLE 0x21d /* Attendant call on or off */
|
||||
#define KEY_LIGHTS_TOGGLE 0x21e /* Reading light on or off */
|
||||
|
||||
#define BTN_DPAD_UP 0x220
|
||||
#define BTN_DPAD_DOWN 0x221
|
||||
#define BTN_DPAD_LEFT 0x222
|
||||
#define BTN_DPAD_RIGHT 0x223
|
||||
|
||||
#define KEY_ALS_TOGGLE 0x230 /* Ambient light sensor */
|
||||
#define KEY_ROTATE_LOCK_TOGGLE 0x231 /* Display rotation lock */
|
||||
|
||||
#define KEY_BUTTONCONFIG 0x240 /* AL Button Configuration */
|
||||
#define KEY_TASKMANAGER 0x241 /* AL Task/Project Manager */
|
||||
#define KEY_JOURNAL 0x242 /* AL Log/Journal/Timecard */
|
||||
#define KEY_CONTROLPANEL 0x243 /* AL Control Panel */
|
||||
#define KEY_APPSELECT 0x244 /* AL Select Task/Application */
|
||||
#define KEY_SCREENSAVER 0x245 /* AL Screen Saver */
|
||||
#define KEY_VOICECOMMAND 0x246 /* Listening Voice Command */
|
||||
#define KEY_ASSISTANT 0x247 /* AL Context-aware desktop assistant */
|
||||
#define KEY_KBD_LAYOUT_NEXT 0x248 /* AC Next Keyboard Layout Select */
|
||||
#define KEY_EMOJI_PICKER 0x249 /* Show/hide emoji picker (HUTRR101) */
|
||||
#define KEY_DICTATE 0x24a /* Start or Stop Voice Dictation Session (HUTRR99) */
|
||||
#define KEY_CAMERA_ACCESS_ENABLE 0x24b /* Enables programmatic access to camera devices. (HUTRR72) */
|
||||
#define KEY_CAMERA_ACCESS_DISABLE 0x24c /* Disables programmatic access to camera devices. (HUTRR72) */
|
||||
#define KEY_CAMERA_ACCESS_TOGGLE 0x24d /* Toggles the current state of the camera access control. (HUTRR72) */
|
||||
|
||||
#define KEY_BRIGHTNESS_MIN 0x250 /* Set Brightness to Minimum */
|
||||
#define KEY_BRIGHTNESS_MAX 0x251 /* Set Brightness to Maximum */
|
||||
|
||||
#define KEY_KBDINPUTASSIST_PREV 0x260
|
||||
#define KEY_KBDINPUTASSIST_NEXT 0x261
|
||||
#define KEY_KBDINPUTASSIST_PREVGROUP 0x262
|
||||
#define KEY_KBDINPUTASSIST_NEXTGROUP 0x263
|
||||
#define KEY_KBDINPUTASSIST_ACCEPT 0x264
|
||||
#define KEY_KBDINPUTASSIST_CANCEL 0x265
|
||||
|
||||
/* Diagonal movement keys */
|
||||
#define KEY_RIGHT_UP 0x266
|
||||
#define KEY_RIGHT_DOWN 0x267
|
||||
#define KEY_LEFT_UP 0x268
|
||||
#define KEY_LEFT_DOWN 0x269
|
||||
|
||||
#define KEY_ROOT_MENU 0x26a /* Show Device's Root Menu */
|
||||
/* Show Top Menu of the Media (e.g. DVD) */
|
||||
#define KEY_MEDIA_TOP_MENU 0x26b
|
||||
#define KEY_NUMERIC_11 0x26c
|
||||
#define KEY_NUMERIC_12 0x26d
|
||||
/*
|
||||
* Toggle Audio Description: refers to an audio service that helps blind and
|
||||
* visually impaired consumers understand the action in a program. Note: in
|
||||
* some countries this is referred to as "Video Description".
|
||||
*/
|
||||
#define KEY_AUDIO_DESC 0x26e
|
||||
#define KEY_3D_MODE 0x26f
|
||||
#define KEY_NEXT_FAVORITE 0x270
|
||||
#define KEY_STOP_RECORD 0x271
|
||||
#define KEY_PAUSE_RECORD 0x272
|
||||
#define KEY_VOD 0x273 /* Video on Demand */
|
||||
#define KEY_UNMUTE 0x274
|
||||
#define KEY_FASTREVERSE 0x275
|
||||
#define KEY_SLOWREVERSE 0x276
|
||||
/*
|
||||
* Control a data application associated with the currently viewed channel,
|
||||
* e.g. teletext or data broadcast application (MHEG, MHP, HbbTV, etc.)
|
||||
*/
|
||||
#define KEY_DATA 0x277
|
||||
#define KEY_ONSCREEN_KEYBOARD 0x278
|
||||
/* Electronic privacy screen control */
|
||||
#define KEY_PRIVACY_SCREEN_TOGGLE 0x279
|
||||
|
||||
/* Select an area of screen to be copied */
|
||||
#define KEY_SELECTIVE_SCREENSHOT 0x27a
|
||||
|
||||
/* Move the focus to the next or previous user controllable element within a UI container */
|
||||
#define KEY_NEXT_ELEMENT 0x27b
|
||||
#define KEY_PREVIOUS_ELEMENT 0x27c
|
||||
|
||||
/* Toggle Autopilot engagement */
|
||||
#define KEY_AUTOPILOT_ENGAGE_TOGGLE 0x27d
|
||||
|
||||
/* Shortcut Keys */
|
||||
#define KEY_MARK_WAYPOINT 0x27e
|
||||
#define KEY_SOS 0x27f
|
||||
#define KEY_NAV_CHART 0x280
|
||||
#define KEY_FISHING_CHART 0x281
|
||||
#define KEY_SINGLE_RANGE_RADAR 0x282
|
||||
#define KEY_DUAL_RANGE_RADAR 0x283
|
||||
#define KEY_RADAR_OVERLAY 0x284
|
||||
#define KEY_TRADITIONAL_SONAR 0x285
|
||||
#define KEY_CLEARVU_SONAR 0x286
|
||||
#define KEY_SIDEVU_SONAR 0x287
|
||||
#define KEY_NAV_INFO 0x288
|
||||
#define KEY_BRIGHTNESS_MENU 0x289
|
||||
|
||||
/*
|
||||
* Some keyboards have keys which do not have a defined meaning, these keys
|
||||
* are intended to be programmed / bound to macros by the user. For most
|
||||
* keyboards with these macro-keys the key-sequence to inject, or action to
|
||||
* take, is all handled by software on the host side. So from the kernel's
|
||||
* point of view these are just normal keys.
|
||||
*
|
||||
* The KEY_MACRO# codes below are intended for such keys, which may be labeled
|
||||
* e.g. G1-G18, or S1 - S30. The KEY_MACRO# codes MUST NOT be used for keys
|
||||
* where the marking on the key does indicate a defined meaning / purpose.
|
||||
*
|
||||
* The KEY_MACRO# codes MUST also NOT be used as fallback for when no existing
|
||||
* KEY_FOO define matches the marking / purpose. In this case a new KEY_FOO
|
||||
* define MUST be added.
|
||||
*/
|
||||
#define KEY_MACRO1 0x290
|
||||
#define KEY_MACRO2 0x291
|
||||
#define KEY_MACRO3 0x292
|
||||
#define KEY_MACRO4 0x293
|
||||
#define KEY_MACRO5 0x294
|
||||
#define KEY_MACRO6 0x295
|
||||
#define KEY_MACRO7 0x296
|
||||
#define KEY_MACRO8 0x297
|
||||
#define KEY_MACRO9 0x298
|
||||
#define KEY_MACRO10 0x299
|
||||
#define KEY_MACRO11 0x29a
|
||||
#define KEY_MACRO12 0x29b
|
||||
#define KEY_MACRO13 0x29c
|
||||
#define KEY_MACRO14 0x29d
|
||||
#define KEY_MACRO15 0x29e
|
||||
#define KEY_MACRO16 0x29f
|
||||
#define KEY_MACRO17 0x2a0
|
||||
#define KEY_MACRO18 0x2a1
|
||||
#define KEY_MACRO19 0x2a2
|
||||
#define KEY_MACRO20 0x2a3
|
||||
#define KEY_MACRO21 0x2a4
|
||||
#define KEY_MACRO22 0x2a5
|
||||
#define KEY_MACRO23 0x2a6
|
||||
#define KEY_MACRO24 0x2a7
|
||||
#define KEY_MACRO25 0x2a8
|
||||
#define KEY_MACRO26 0x2a9
|
||||
#define KEY_MACRO27 0x2aa
|
||||
#define KEY_MACRO28 0x2ab
|
||||
#define KEY_MACRO29 0x2ac
|
||||
#define KEY_MACRO30 0x2ad
|
||||
|
||||
/*
|
||||
* Some keyboards with the macro-keys described above have some extra keys
|
||||
* for controlling the host-side software responsible for the macro handling:
|
||||
* -A macro recording start/stop key. Note that not all keyboards which emit
|
||||
* KEY_MACRO_RECORD_START will also emit KEY_MACRO_RECORD_STOP if
|
||||
* KEY_MACRO_RECORD_STOP is not advertised, then KEY_MACRO_RECORD_START
|
||||
* should be interpreted as a recording start/stop toggle;
|
||||
* -Keys for switching between different macro (pre)sets, either a key for
|
||||
* cycling through the configured presets or keys to directly select a preset.
|
||||
*/
|
||||
#define KEY_MACRO_RECORD_START 0x2b0
|
||||
#define KEY_MACRO_RECORD_STOP 0x2b1
|
||||
#define KEY_MACRO_PRESET_CYCLE 0x2b2
|
||||
#define KEY_MACRO_PRESET1 0x2b3
|
||||
#define KEY_MACRO_PRESET2 0x2b4
|
||||
#define KEY_MACRO_PRESET3 0x2b5
|
||||
|
||||
/*
|
||||
* Some keyboards have a buildin LCD panel where the contents are controlled
|
||||
* by the host. Often these have a number of keys directly below the LCD
|
||||
* intended for controlling a menu shown on the LCD. These keys often don't
|
||||
* have any labeling so we just name them KEY_KBD_LCD_MENU#
|
||||
*/
|
||||
#define KEY_KBD_LCD_MENU1 0x2b8
|
||||
#define KEY_KBD_LCD_MENU2 0x2b9
|
||||
#define KEY_KBD_LCD_MENU3 0x2ba
|
||||
#define KEY_KBD_LCD_MENU4 0x2bb
|
||||
#define KEY_KBD_LCD_MENU5 0x2bc
|
||||
|
||||
#define BTN_TRIGGER_HAPPY 0x2c0
|
||||
#define BTN_TRIGGER_HAPPY1 0x2c0
|
||||
#define BTN_TRIGGER_HAPPY2 0x2c1
|
||||
#define BTN_TRIGGER_HAPPY3 0x2c2
|
||||
#define BTN_TRIGGER_HAPPY4 0x2c3
|
||||
#define BTN_TRIGGER_HAPPY5 0x2c4
|
||||
#define BTN_TRIGGER_HAPPY6 0x2c5
|
||||
#define BTN_TRIGGER_HAPPY7 0x2c6
|
||||
#define BTN_TRIGGER_HAPPY8 0x2c7
|
||||
#define BTN_TRIGGER_HAPPY9 0x2c8
|
||||
#define BTN_TRIGGER_HAPPY10 0x2c9
|
||||
#define BTN_TRIGGER_HAPPY11 0x2ca
|
||||
#define BTN_TRIGGER_HAPPY12 0x2cb
|
||||
#define BTN_TRIGGER_HAPPY13 0x2cc
|
||||
#define BTN_TRIGGER_HAPPY14 0x2cd
|
||||
#define BTN_TRIGGER_HAPPY15 0x2ce
|
||||
#define BTN_TRIGGER_HAPPY16 0x2cf
|
||||
#define BTN_TRIGGER_HAPPY17 0x2d0
|
||||
#define BTN_TRIGGER_HAPPY18 0x2d1
|
||||
#define BTN_TRIGGER_HAPPY19 0x2d2
|
||||
#define BTN_TRIGGER_HAPPY20 0x2d3
|
||||
#define BTN_TRIGGER_HAPPY21 0x2d4
|
||||
#define BTN_TRIGGER_HAPPY22 0x2d5
|
||||
#define BTN_TRIGGER_HAPPY23 0x2d6
|
||||
#define BTN_TRIGGER_HAPPY24 0x2d7
|
||||
#define BTN_TRIGGER_HAPPY25 0x2d8
|
||||
#define BTN_TRIGGER_HAPPY26 0x2d9
|
||||
#define BTN_TRIGGER_HAPPY27 0x2da
|
||||
#define BTN_TRIGGER_HAPPY28 0x2db
|
||||
#define BTN_TRIGGER_HAPPY29 0x2dc
|
||||
#define BTN_TRIGGER_HAPPY30 0x2dd
|
||||
#define BTN_TRIGGER_HAPPY31 0x2de
|
||||
#define BTN_TRIGGER_HAPPY32 0x2df
|
||||
#define BTN_TRIGGER_HAPPY33 0x2e0
|
||||
#define BTN_TRIGGER_HAPPY34 0x2e1
|
||||
#define BTN_TRIGGER_HAPPY35 0x2e2
|
||||
#define BTN_TRIGGER_HAPPY36 0x2e3
|
||||
#define BTN_TRIGGER_HAPPY37 0x2e4
|
||||
#define BTN_TRIGGER_HAPPY38 0x2e5
|
||||
#define BTN_TRIGGER_HAPPY39 0x2e6
|
||||
#define BTN_TRIGGER_HAPPY40 0x2e7
|
||||
|
||||
/* We avoid low common keys in module aliases so they don't get huge. */
|
||||
#define KEY_MIN_INTERESTING KEY_MUTE
|
||||
#define KEY_MAX 0x2ff
|
||||
#define KEY_CNT (KEY_MAX+1)
|
||||
|
||||
/*
|
||||
* Relative axes
|
||||
*/
|
||||
|
||||
#define REL_X 0x00
|
||||
#define REL_Y 0x01
|
||||
#define REL_Z 0x02
|
||||
#define REL_RX 0x03
|
||||
#define REL_RY 0x04
|
||||
#define REL_RZ 0x05
|
||||
#define REL_HWHEEL 0x06
|
||||
#define REL_DIAL 0x07
|
||||
#define REL_WHEEL 0x08
|
||||
#define REL_MISC 0x09
|
||||
/*
|
||||
* 0x0a is reserved and should not be used in input drivers.
|
||||
* It was used by HID as REL_MISC+1 and userspace needs to detect if
|
||||
* the next REL_* event is correct or is just REL_MISC + n.
|
||||
* We define here REL_RESERVED so userspace can rely on it and detect
|
||||
* the situation described above.
|
||||
*/
|
||||
#define REL_RESERVED 0x0a
|
||||
#define REL_WHEEL_HI_RES 0x0b
|
||||
#define REL_HWHEEL_HI_RES 0x0c
|
||||
#define REL_MAX 0x0f
|
||||
#define REL_CNT (REL_MAX+1)
|
||||
|
||||
/*
|
||||
* Absolute axes
|
||||
*/
|
||||
|
||||
#define ABS_X 0x00
|
||||
#define ABS_Y 0x01
|
||||
#define ABS_Z 0x02
|
||||
#define ABS_RX 0x03
|
||||
#define ABS_RY 0x04
|
||||
#define ABS_RZ 0x05
|
||||
#define ABS_THROTTLE 0x06
|
||||
#define ABS_RUDDER 0x07
|
||||
#define ABS_WHEEL 0x08
|
||||
#define ABS_GAS 0x09
|
||||
#define ABS_BRAKE 0x0a
|
||||
#define ABS_HAT0X 0x10
|
||||
#define ABS_HAT0Y 0x11
|
||||
#define ABS_HAT1X 0x12
|
||||
#define ABS_HAT1Y 0x13
|
||||
#define ABS_HAT2X 0x14
|
||||
#define ABS_HAT2Y 0x15
|
||||
#define ABS_HAT3X 0x16
|
||||
#define ABS_HAT3Y 0x17
|
||||
#define ABS_PRESSURE 0x18
|
||||
#define ABS_DISTANCE 0x19
|
||||
#define ABS_TILT_X 0x1a
|
||||
#define ABS_TILT_Y 0x1b
|
||||
#define ABS_TOOL_WIDTH 0x1c
|
||||
|
||||
#define ABS_VOLUME 0x20
|
||||
#define ABS_PROFILE 0x21
|
||||
|
||||
#define ABS_MISC 0x28
|
||||
|
||||
/*
|
||||
* 0x2e is reserved and should not be used in input drivers.
|
||||
* It was used by HID as ABS_MISC+6 and userspace needs to detect if
|
||||
* the next ABS_* event is correct or is just ABS_MISC + n.
|
||||
* We define here ABS_RESERVED so userspace can rely on it and detect
|
||||
* the situation described above.
|
||||
*/
|
||||
#define ABS_RESERVED 0x2e
|
||||
|
||||
#define ABS_MT_SLOT 0x2f /* MT slot being modified */
|
||||
#define ABS_MT_TOUCH_MAJOR 0x30 /* Major axis of touching ellipse */
|
||||
#define ABS_MT_TOUCH_MINOR 0x31 /* Minor axis (omit if circular) */
|
||||
#define ABS_MT_WIDTH_MAJOR 0x32 /* Major axis of approaching ellipse */
|
||||
#define ABS_MT_WIDTH_MINOR 0x33 /* Minor axis (omit if circular) */
|
||||
#define ABS_MT_ORIENTATION 0x34 /* Ellipse orientation */
|
||||
#define ABS_MT_POSITION_X 0x35 /* Center X touch position */
|
||||
#define ABS_MT_POSITION_Y 0x36 /* Center Y touch position */
|
||||
#define ABS_MT_TOOL_TYPE 0x37 /* Type of touching device */
|
||||
#define ABS_MT_BLOB_ID 0x38 /* Group a set of packets as a blob */
|
||||
#define ABS_MT_TRACKING_ID 0x39 /* Unique ID of initiated contact */
|
||||
#define ABS_MT_PRESSURE 0x3a /* Pressure on contact area */
|
||||
#define ABS_MT_DISTANCE 0x3b /* Contact hover distance */
|
||||
#define ABS_MT_TOOL_X 0x3c /* Center X tool position */
|
||||
#define ABS_MT_TOOL_Y 0x3d /* Center Y tool position */
|
||||
|
||||
|
||||
#define ABS_MAX 0x3f
|
||||
#define ABS_CNT (ABS_MAX+1)
|
||||
|
||||
/*
|
||||
* Switch events
|
||||
*/
|
||||
|
||||
#define SW_LID 0x00 /* set = lid shut */
|
||||
#define SW_TABLET_MODE 0x01 /* set = tablet mode */
|
||||
#define SW_HEADPHONE_INSERT 0x02 /* set = inserted */
|
||||
#define SW_RFKILL_ALL 0x03 /* rfkill master switch, type "any"
|
||||
set = radio enabled */
|
||||
#define SW_RADIO SW_RFKILL_ALL /* deprecated */
|
||||
#define SW_MICROPHONE_INSERT 0x04 /* set = inserted */
|
||||
#define SW_DOCK 0x05 /* set = plugged into dock */
|
||||
#define SW_LINEOUT_INSERT 0x06 /* set = inserted */
|
||||
#define SW_JACK_PHYSICAL_INSERT 0x07 /* set = mechanical switch set */
|
||||
#define SW_VIDEOOUT_INSERT 0x08 /* set = inserted */
|
||||
#define SW_CAMERA_LENS_COVER 0x09 /* set = lens covered */
|
||||
#define SW_KEYPAD_SLIDE 0x0a /* set = keypad slide out */
|
||||
#define SW_FRONT_PROXIMITY 0x0b /* set = front proximity sensor active */
|
||||
#define SW_ROTATE_LOCK 0x0c /* set = rotate locked/disabled */
|
||||
#define SW_LINEIN_INSERT 0x0d /* set = inserted */
|
||||
#define SW_MUTE_DEVICE 0x0e /* set = device disabled */
|
||||
#define SW_PEN_INSERTED 0x0f /* set = pen inserted */
|
||||
#define SW_MACHINE_COVER 0x10 /* set = cover closed */
|
||||
#define SW_MAX 0x10
|
||||
#define SW_CNT (SW_MAX+1)
|
||||
|
||||
/*
|
||||
* Misc events
|
||||
*/
|
||||
|
||||
#define MSC_SERIAL 0x00
|
||||
#define MSC_PULSELED 0x01
|
||||
#define MSC_GESTURE 0x02
|
||||
#define MSC_RAW 0x03
|
||||
#define MSC_SCAN 0x04
|
||||
#define MSC_TIMESTAMP 0x05
|
||||
#define MSC_MAX 0x07
|
||||
#define MSC_CNT (MSC_MAX+1)
|
||||
|
||||
/*
|
||||
* LEDs
|
||||
*/
|
||||
|
||||
#define LED_NUML 0x00
|
||||
#define LED_CAPSL 0x01
|
||||
#define LED_SCROLLL 0x02
|
||||
#define LED_COMPOSE 0x03
|
||||
#define LED_KANA 0x04
|
||||
#define LED_SLEEP 0x05
|
||||
#define LED_SUSPEND 0x06
|
||||
#define LED_MUTE 0x07
|
||||
#define LED_MISC 0x08
|
||||
#define LED_MAIL 0x09
|
||||
#define LED_CHARGING 0x0a
|
||||
#define LED_MAX 0x0f
|
||||
#define LED_CNT (LED_MAX+1)
|
||||
|
||||
/*
|
||||
* Autorepeat values
|
||||
*/
|
||||
|
||||
#define REP_DELAY 0x00
|
||||
#define REP_PERIOD 0x01
|
||||
#define REP_MAX 0x01
|
||||
#define REP_CNT (REP_MAX+1)
|
||||
|
||||
/*
|
||||
* Sounds
|
||||
*/
|
||||
|
||||
#define SND_CLICK 0x00
|
||||
#define SND_BELL 0x01
|
||||
#define SND_TONE 0x02
|
||||
#define SND_MAX 0x07
|
||||
#define SND_CNT (SND_MAX+1)
|
||||
|
||||
#endif
|
||||
@@ -1,19 +0,0 @@
|
||||
/*
|
||||
* This header provides constants for binding nvidia,tegra234-bpmp-thermal.
|
||||
*/
|
||||
|
||||
#ifndef _DT_BINDINGS_THERMAL_TEGRA234_BPMP_THERMAL_H
|
||||
#define _DT_BINDINGS_THERMAL_TEGRA234_BPMP_THERMAL_H
|
||||
|
||||
#define TEGRA234_THERMAL_ZONE_CPU 0
|
||||
#define TEGRA234_THERMAL_ZONE_GPU 1
|
||||
#define TEGRA234_THERMAL_ZONE_CV0 2
|
||||
#define TEGRA234_THERMAL_ZONE_CV1 3
|
||||
#define TEGRA234_THERMAL_ZONE_CV2 4
|
||||
#define TEGRA234_THERMAL_ZONE_SOC0 5
|
||||
#define TEGRA234_THERMAL_ZONE_SOC1 6
|
||||
#define TEGRA234_THERMAL_ZONE_SOC2 7
|
||||
#define TEGRA234_THERMAL_ZONE_TJ_MAX 8
|
||||
#define TEGRA234_THERMAL_ZONE_COUNT 9
|
||||
|
||||
#endif
|
||||
@@ -0,0 +1,67 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
/*
|
||||
* Copyright (c) 2021-2023, NVIDIA CORPORATION. All rights reserved.
|
||||
*
|
||||
* Definitions for Jetson tegra234-p3737-0000-p3701-0000 board.
|
||||
*/
|
||||
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
#define JETSON_COMPATIBLE "nvidia,p3737-0000+p3701-0000", "nvidia,p3737-0000+p3701-0004", "nvidia,p3737-0000+p3701-0005", "nvidia,p3737-0000+p3701-0008"
|
||||
|
||||
/* SoC function name for clock signal on 40-pin header pin 7 */
|
||||
#define HDR40_CLK "extperiph4"
|
||||
/* SoC function name for I2S interface on 40-pin header pins 12, 35, 38 and 40 */
|
||||
#define HDR40_I2S "i2s2"
|
||||
/* SoC function name for SPI interface on 40-pin header pins 19, 21, 23, 24 and 26 */
|
||||
#define HDR40_SPI "spi1"
|
||||
/* SoC function name for UART interface on 40-pin header pins 8, 10, 11 and 36 */
|
||||
#define HDR40_UART "uarta"
|
||||
|
||||
/* SoC pin name definitions for 40-pin header */
|
||||
#define HDR40_PIN7 "soc_gpio33_pq6"
|
||||
#define HDR40_PIN11 "uart1_rts_pr4"
|
||||
#define HDR40_PIN12 "soc_gpio41_ph7"
|
||||
#define HDR40_PIN13 "soc_gpio37_pr0"
|
||||
#define HDR40_PIN15 "soc_gpio39_pn1"
|
||||
#define HDR40_PIN16 "can1_stb_pbb0"
|
||||
#define HDR40_PIN18 "soc_gpio21_ph0"
|
||||
#define HDR40_PIN19 "spi1_mosi_pz5"
|
||||
#define HDR40_PIN21 "spi1_miso_pz4"
|
||||
#define HDR40_PIN22 "soc_gpio23_pp4"
|
||||
#define HDR40_PIN23 "spi1_sck_pz3"
|
||||
#define HDR40_PIN24 "spi1_cs0_pz6"
|
||||
#define HDR40_PIN26 "spi1_cs1_pz7"
|
||||
#define HDR40_PIN29 "can0_din_paa1"
|
||||
#define HDR40_PIN31 "can0_dout_paa0"
|
||||
#define HDR40_PIN32 "can1_en_pbb1"
|
||||
#define HDR40_PIN33 "can1_dout_paa2"
|
||||
#define HDR40_PIN35 "soc_gpio44_pi2"
|
||||
#define HDR40_PIN36 "uart1_cts_pr5"
|
||||
#define HDR40_PIN37 "can1_din_paa3"
|
||||
#define HDR40_PIN38 "soc_gpio43_pi1"
|
||||
#define HDR40_PIN40 "soc_gpio42_pi0"
|
||||
|
||||
/* SoC GPIO definitions for 40-pin header */
|
||||
#define HDR40_PIN7_GPIO TEGRA_MAIN_GPIO(Q, 6)
|
||||
#define HDR40_PIN11_GPIO TEGRA_MAIN_GPIO(R, 4)
|
||||
#define HDR40_PIN12_GPIO TEGRA_MAIN_GPIO(H, 7)
|
||||
#define HDR40_PIN13_GPIO TEGRA_MAIN_GPIO(R, 0)
|
||||
#define HDR40_PIN15_GPIO TEGRA_MAIN_GPIO(N, 1)
|
||||
#define HDR40_PIN16_GPIO TEGRA_AON_GPIO(BB, 0)
|
||||
#define HDR40_PIN18_GPIO TEGRA_MAIN_GPIO(H, 0)
|
||||
#define HDR40_PIN19_GPIO TEGRA_MAIN_GPIO(Z, 5)
|
||||
#define HDR40_PIN21_GPIO TEGRA_MAIN_GPIO(Z, 4)
|
||||
#define HDR40_PIN22_GPIO TEGRA_MAIN_GPIO(P, 4)
|
||||
#define HDR40_PIN23_GPIO TEGRA_MAIN_GPIO(Z, 3)
|
||||
#define HDR40_PIN24_GPIO TEGRA_MAIN_GPIO(Z, 6)
|
||||
#define HDR40_PIN26_GPIO TEGRA_MAIN_GPIO(Z, 7)
|
||||
#define HDR40_PIN29_GPIO TEGRA_AON_GPIO(AA, 1)
|
||||
#define HDR40_PIN31_GPIO TEGRA_AON_GPIO(AA, 0)
|
||||
#define HDR40_PIN32_GPIO TEGRA_AON_GPIO(BB, 1)
|
||||
#define HDR40_PIN33_GPIO TEGRA_AON_GPIO(AA, 2)
|
||||
#define HDR40_PIN35_GPIO TEGRA_MAIN_GPIO(I, 2)
|
||||
#define HDR40_PIN36_GPIO TEGRA_MAIN_GPIO(R, 5)
|
||||
#define HDR40_PIN37_GPIO TEGRA_AON_GPIO(AA, 3)
|
||||
#define HDR40_PIN38_GPIO TEGRA_MAIN_GPIO(I, 1)
|
||||
#define HDR40_PIN40_GPIO TEGRA_MAIN_GPIO(I, 0)
|
||||
@@ -0,0 +1,23 @@
|
||||
/*
|
||||
* Copyright (c) 2023, NVIDIA CORPORATION. All rights reserved.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify it
|
||||
* under the terms and conditions of the GNU General Public License,
|
||||
* version 2, as published by the Free Software Foundation.
|
||||
*
|
||||
* This program is distributed in the hope it will be useful, but WITHOUT
|
||||
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
||||
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
||||
* more details.
|
||||
*
|
||||
* You should have received a copy of the GNU General Public License
|
||||
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
||||
*/
|
||||
|
||||
/*
|
||||
* Definitions for Jetson tegra234-p3740-0002-p3701-0008 board.
|
||||
*/
|
||||
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
#define JETSON_COMPATIBLE "nvidia,p3740-0002+p3701-0008"
|
||||
80
include/platforms/dt-bindings/tegra234-p3767-0000-common.h
Normal file
80
include/platforms/dt-bindings/tegra234-p3767-0000-common.h
Normal file
@@ -0,0 +1,80 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||
/*
|
||||
* Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
*
|
||||
* Definitions for Jetson tegra234-p3767-0000 board.
|
||||
*/
|
||||
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
#define JETSON_COMPATIBLE_P3768 "nvidia,p3768-0000+p3767-0000", \
|
||||
"nvidia,p3768-0000+p3767-0001", \
|
||||
"nvidia,p3768-0000+p3767-0003", \
|
||||
"nvidia,p3768-0000+p3767-0004", \
|
||||
"nvidia,p3768-0000+p3767-0005"
|
||||
|
||||
#define JETSON_COMPATIBLE_P3509 "nvidia,p3509-0000+p3767-0000", \
|
||||
"nvidia,p3509-0000+p3767-0001", \
|
||||
"nvidia,p3509-0000+p3767-0003", \
|
||||
"nvidia,p3509-0000+p3767-0004", \
|
||||
"nvidia,p3509-0000+p3767-0005"
|
||||
|
||||
#define JETSON_COMPATIBLE JETSON_COMPATIBLE_P3768, \
|
||||
JETSON_COMPATIBLE_P3509
|
||||
|
||||
/* SoC function name for clock signal on 40-pin header pin 7 */
|
||||
#define HDR40_CLK "aud"
|
||||
/* SoC function name for I2S interface on 40-pin header pins 12, 35, 38 and 40 */
|
||||
#define HDR40_I2S "i2s2"
|
||||
/* SoC function name for SPI interface on 40-pin header pins 19, 21, 23, 24 and 26 */
|
||||
#define HDR40_SPI "spi1"
|
||||
/* SoC function name for UART interface on 40-pin header pins 8, 10, 11 and 36 */
|
||||
#define HDR40_UART "uarta"
|
||||
|
||||
/* SoC pin name definitions for 40-pin header */
|
||||
#define HDR40_PIN7 "soc_gpio59_pac6"
|
||||
#define HDR40_PIN11 "uart1_rts_pr4"
|
||||
#define HDR40_PIN12 "soc_gpio41_ph7"
|
||||
#define HDR40_PIN13 "spi3_sck_py0"
|
||||
#define HDR40_PIN15 "soc_gpio39_pn1"
|
||||
#define HDR40_PIN16 "spi3_cs1_py4"
|
||||
#define HDR40_PIN18 "spi3_cs0_py3"
|
||||
#define HDR40_PIN19 "spi1_mosi_pz5"
|
||||
#define HDR40_PIN21 "spi1_miso_pz4"
|
||||
#define HDR40_PIN22 "spi3_miso_py1"
|
||||
#define HDR40_PIN23 "spi1_sck_pz3"
|
||||
#define HDR40_PIN24 "spi1_cs0_pz6"
|
||||
#define HDR40_PIN26 "spi1_cs1_pz7"
|
||||
#define HDR40_PIN29 "soc_gpio32_pq5"
|
||||
#define HDR40_PIN31 "soc_gpio33_pq6"
|
||||
#define HDR40_PIN32 "soc_gpio19_pg6"
|
||||
#define HDR40_PIN33 "soc_gpio21_ph0"
|
||||
#define HDR40_PIN35 "soc_gpio44_pi2"
|
||||
#define HDR40_PIN36 "uart1_cts_pr5"
|
||||
#define HDR40_PIN37 "spi3_mosi_py2"
|
||||
#define HDR40_PIN38 "soc_gpio43_pi1"
|
||||
#define HDR40_PIN40 "soc_gpio42_pi0"
|
||||
|
||||
/* SoC GPIO definitions for 40-pin header */
|
||||
#define HDR40_PIN7_GPIO TEGRA_MAIN_GPIO(AC, 6)
|
||||
#define HDR40_PIN11_GPIO TEGRA_MAIN_GPIO(R, 4)
|
||||
#define HDR40_PIN12_GPIO TEGRA_MAIN_GPIO(H, 7)
|
||||
#define HDR40_PIN13_GPIO TEGRA_MAIN_GPIO(Y, 0)
|
||||
#define HDR40_PIN15_GPIO TEGRA_MAIN_GPIO(N, 1)
|
||||
#define HDR40_PIN16_GPIO TEGRA_AON_GPIO(Y, 4)
|
||||
#define HDR40_PIN18_GPIO TEGRA_MAIN_GPIO(Y, 3)
|
||||
#define HDR40_PIN19_GPIO TEGRA_MAIN_GPIO(Z, 5)
|
||||
#define HDR40_PIN21_GPIO TEGRA_MAIN_GPIO(Z, 4)
|
||||
#define HDR40_PIN22_GPIO TEGRA_MAIN_GPIO(Y, 1)
|
||||
#define HDR40_PIN23_GPIO TEGRA_MAIN_GPIO(Z, 3)
|
||||
#define HDR40_PIN24_GPIO TEGRA_MAIN_GPIO(Z, 6)
|
||||
#define HDR40_PIN26_GPIO TEGRA_MAIN_GPIO(Z, 7)
|
||||
#define HDR40_PIN29_GPIO TEGRA_AON_GPIO(Q, 5)
|
||||
#define HDR40_PIN31_GPIO TEGRA_AON_GPIO(Q, 6)
|
||||
#define HDR40_PIN32_GPIO TEGRA_AON_GPIO(G, 6)
|
||||
#define HDR40_PIN33_GPIO TEGRA_AON_GPIO(H, 0)
|
||||
#define HDR40_PIN35_GPIO TEGRA_MAIN_GPIO(I, 2)
|
||||
#define HDR40_PIN36_GPIO TEGRA_MAIN_GPIO(R, 5)
|
||||
#define HDR40_PIN37_GPIO TEGRA_AON_GPIO(Y, 2)
|
||||
#define HDR40_PIN38_GPIO TEGRA_MAIN_GPIO(I, 1)
|
||||
#define HDR40_PIN40_GPIO TEGRA_MAIN_GPIO(I, 0)
|
||||
39
nv-platform/Makefile
Normal file
39
nv-platform/Makefile
Normal file
@@ -0,0 +1,39 @@
|
||||
# SPDX-License-Identifier: GPL-2.0-only
|
||||
# SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
DTC_FLAGS += -@
|
||||
|
||||
old-dtb := $(dtb-y)
|
||||
old-dtbo := $(dtbo-y)
|
||||
dtb-y :=
|
||||
dtbo-y :=
|
||||
makefile-path := t23x/nv-public/nv-platform
|
||||
|
||||
dtb-y += tegra234-p3737-0000+p3701-0000-nv.dtb
|
||||
dtb-y += tegra234-p3737-0000+p3701-0004-nv.dtb
|
||||
dtb-y += tegra234-p3737-0000+p3701-0005-nv.dtb
|
||||
dtb-y += tegra234-p3737-0000+p3701-0008-nv.dtb
|
||||
dtb-y += tegra234-p3740-0002+p3701-0008-nv.dtb
|
||||
dtb-y += tegra234-p3740-0002+p3701-0008-nv-safety.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0000-nv.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0000-nv-px1.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0000-nv-taylor-high.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0000-nv-taylor-low.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0001-nv.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0003-nv.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0004-nv.dtb
|
||||
dtb-y += tegra234-p3768-0000+p3767-0005-nv.dtb
|
||||
dtb-y += tegra234-p3971-0000+p3701-0000-nv.dtb
|
||||
dtb-y += tegra234-p3971-0000+p3701-0008-nv.dtb
|
||||
dtb-y += tegra234-p3971-0000+p3701-0008-nv-safety.dtb
|
||||
|
||||
ifneq ($(dtb-y),)
|
||||
dtb-y := $(addprefix $(makefile-path)/,$(dtb-y))
|
||||
endif
|
||||
ifneq ($(dtbo-y),)
|
||||
dtbo-y := $(addprefix $(makefile-path)/,$(dtbo-y))
|
||||
endif
|
||||
|
||||
dtb-y += $(old-dtb)
|
||||
dtbo-y += $(old-dtbo)
|
||||
|
||||
400
nv-platform/tegra234-camera-p3785.dtsi
Normal file
400
nv-platform/tegra234-camera-p3785.dtsi
Normal file
@@ -0,0 +1,400 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
|
||||
#define CAM0_PWDN TEGRA234_AON_GPIO(AA, 4)
|
||||
|
||||
/ {
|
||||
gpio@c2f0000 {
|
||||
camera-control-output-high {
|
||||
gpio-hog;
|
||||
output-high;
|
||||
gpios = <CAM0_PWDN 0>;
|
||||
label = "cam0-pwdn";
|
||||
};
|
||||
};
|
||||
|
||||
tegra-capture-vi {
|
||||
nvidia,vi-mapping =
|
||||
<0 0>,
|
||||
<1 0>,
|
||||
<2 0>,
|
||||
<3 0>,
|
||||
<4 1>,
|
||||
<5 1>;
|
||||
num-channels = <1>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
p3785_vi_in0: endpoint {
|
||||
port-index = <0>;
|
||||
bus-width = <8>;
|
||||
remote-endpoint = <&p3785_csi_out0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvcsi@15a00000 {
|
||||
num-channels = <1>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
reg = <0>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
p3785_csi_in0: endpoint@0 {
|
||||
port-index = <0>;
|
||||
bus-width = <8>;
|
||||
remote-endpoint = <&p3785_out0>;
|
||||
};
|
||||
};
|
||||
port@1 {
|
||||
reg = <1>;
|
||||
p3785_csi_out0: endpoint@1 {
|
||||
remote-endpoint = <&p3785_vi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
p3785@2b {
|
||||
compatible = "nvidia,lt6911uxc";
|
||||
/* I2C device address */
|
||||
reg = <0x2b>;
|
||||
|
||||
/* V4L2 device node location */
|
||||
devnode = "video0";
|
||||
|
||||
/* Physical dimensions of sensor */
|
||||
physical_w = "3.674";
|
||||
physical_h = "2.738";
|
||||
|
||||
sensor_model = "p3785";
|
||||
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources
|
||||
avdd-reg = "vana";
|
||||
iovdd-reg = "vif";
|
||||
dvdd-reg = "vdig";*/
|
||||
|
||||
/* Defines number of frames to be dropped by driver internally after applying */
|
||||
/* sensor crop settings. Some sensors send corrupt frames after applying */
|
||||
/* crop co-ordinates */
|
||||
/*post_crop_frame_drop = "0";*/
|
||||
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_EXTPERIPH1>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
reset-gpios = <&gpio_aon CAM0_PWDN GPIO_ACTIVE_HIGH>;
|
||||
|
||||
/**
|
||||
* ==== Modes ====
|
||||
* A modeX node is required to support v4l2 driver
|
||||
* implementation with NVIDIA camera software stack
|
||||
*
|
||||
* == Signal properties ==
|
||||
*
|
||||
* phy_mode = "";
|
||||
* PHY mode used by the MIPI lanes for this device
|
||||
*
|
||||
* tegra_sinterface = "";
|
||||
* CSI Serial interface connected to tegra
|
||||
* Incase of virtual HW devices, use virtual
|
||||
* For SW emulated devices, use host
|
||||
*
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
*
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
*
|
||||
* == Image format Properties ==
|
||||
*
|
||||
* active_w = "";
|
||||
* Pixel active region width
|
||||
*
|
||||
* active_h = "";
|
||||
* Pixel active region height
|
||||
*
|
||||
* pixel_t = "";
|
||||
* The sensor readout pixel pattern
|
||||
*
|
||||
* line_length = "";
|
||||
* Pixel line length (width) for sensor mode.
|
||||
*
|
||||
* == Source Control Settings ==
|
||||
*
|
||||
* Gain factor used to convert fixed point integer to float
|
||||
* Gain range [min_gain/gain_factor, max_gain/gain_factor]
|
||||
* Gain step [step_gain/gain_factor is the smallest step that can be configured]
|
||||
* Default gain [Default gain to be initialized for the control.
|
||||
* use min_gain_val as default for optimal results]
|
||||
* Framerate factor used to convert fixed point integer to float
|
||||
* Framerate range [min_framerate/framerate_factor, max_framerate/framerate_factor]
|
||||
* Framerate step [step_framerate/framerate_factor is the smallest step that can be configured]
|
||||
* Default Framerate [Default framerate to be initialized for the control.
|
||||
* use max_framerate to get required performance]
|
||||
* Exposure factor used to convert fixed point integer to float
|
||||
* For convenience use 1 sec = 1000000us as conversion factor
|
||||
* Exposure range [min_exp_time/exposure_factor, max_exp_time/exposure_factor]
|
||||
* Exposure step [step_exp_time/exposure_factor is the smallest step that can be configured]
|
||||
* Default Exposure Time [Default exposure to be initialized for the control.
|
||||
* Set default exposure based on the default_framerate for optimal exposure settings]
|
||||
* For convenience use 1 sec = 1000000us as conversion factor
|
||||
*
|
||||
* gain_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_gain_val = ""; (ceil to integer)
|
||||
* max_gain_val = ""; (ceil to integer)
|
||||
* step_gain_val = ""; (ceil to integer)
|
||||
* default_gain = ""; (ceil to integer)
|
||||
* Gain limits for mode
|
||||
*
|
||||
* exposure_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_exp_time = ""; (ceil to integer)
|
||||
* max_exp_time = ""; (ceil to integer)
|
||||
* step_exp_time = ""; (ceil to integer)
|
||||
* default_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (sec)
|
||||
*
|
||||
* framerate_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_framerate = ""; (ceil to integer)
|
||||
* max_framerate = ""; (ceil to integer)
|
||||
* step_framerate = ""; (ceil to integer)
|
||||
* default_framerate = ""; (ceil to integer)
|
||||
* Framerate limits for mode (fps)
|
||||
*
|
||||
* embedded_metadata_height = "";
|
||||
* Sensor embedded metadata height in units of rows.
|
||||
* If sensor does not support embedded metadata value should be 0.
|
||||
|
||||
* num_of_exposure = "";
|
||||
* Digital overlap(Dol) frames
|
||||
*
|
||||
* num_of_ignored_lines = "";
|
||||
* Used for cropping, eg. OB lines + Ignored area of effective pixel lines
|
||||
*
|
||||
* num_of_lines_offset_0 = "";
|
||||
* Used for cropping, vertical blanking in front of short exposure data
|
||||
* If more Dol frames are used, it can be extended, eg. num_of_lines_offset_1
|
||||
*
|
||||
* num_of_ignored_pixels = "";
|
||||
* Used for cropping, The length of line info(pixels)
|
||||
*
|
||||
* num_of_left_margin_pixels = "";
|
||||
* Used for cropping, the size of the left edge margin before
|
||||
* the active pixel area (after ignored pixels)
|
||||
*
|
||||
* num_of_right_margin_pixels = "";
|
||||
* Used for cropping, the size of the right edge margin after
|
||||
* the active pixel area
|
||||
*
|
||||
*/
|
||||
mode0 { // E2832_1920x1080_60Fps
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "4";
|
||||
tegra_sinterface = "serial_a";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
|
||||
active_w = "1920";
|
||||
active_h = "1080";
|
||||
mode_type = "rgb";
|
||||
pixel_phase = "rgb888";
|
||||
csi_pixel_bit_depth = "24";
|
||||
readout_orientation = "0";
|
||||
line_length = "1920";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "24";
|
||||
pix_clk_hz = "250000000";
|
||||
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "60000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "60000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "16667"; /* us */
|
||||
};
|
||||
mode1 { // E2832_3840x2160
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "8";
|
||||
tegra_sinterface = "serial_a";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
|
||||
active_w = "3840";
|
||||
active_h = "2160";
|
||||
mode_type = "rgb";
|
||||
pixel_phase = "rgb888";
|
||||
csi_pixel_bit_depth = "24";
|
||||
readout_orientation = "0";
|
||||
line_length = "3840";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "24";
|
||||
pix_clk_hz = "500000000";
|
||||
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "60000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "60000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "16667"; /* us */
|
||||
};
|
||||
|
||||
mode2 { // E2832_1280x720_60Fps
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "4";
|
||||
tegra_sinterface = "serial_a";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
|
||||
active_w = "1280";
|
||||
active_h = "720";
|
||||
mode_type = "rgb";
|
||||
pixel_phase = "rgb888";
|
||||
csi_pixel_bit_depth = "24";
|
||||
readout_orientation = "0";
|
||||
line_length = "1280";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "24";
|
||||
pix_clk_hz = "250000000";
|
||||
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "60000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "60000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "16667"; /* us */
|
||||
};
|
||||
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
p3785_out0: endpoint {
|
||||
port-index = <0>;
|
||||
bus-width = <8>;
|
||||
remote-endpoint = <&p3785_csi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
tegra-camera-platform {
|
||||
compatible = "nvidia, tegra-camera-platform";
|
||||
/**
|
||||
* Physical settings to calculate max ISO BW
|
||||
*
|
||||
* num_csi_lanes = <>;
|
||||
* Total number of CSI lanes when all cameras are active
|
||||
*
|
||||
* max_lane_speed = <>;
|
||||
* Max lane speed in Kbit/s
|
||||
*
|
||||
* min_bits_per_pixel = <>;
|
||||
* Min bits per pixel
|
||||
*
|
||||
* vi_peak_byte_per_pixel = <>;
|
||||
* Max byte per pixel for the VI ISO case
|
||||
*
|
||||
* vi_bw_margin_pct = <>;
|
||||
* Vi bandwidth margin in percentage
|
||||
*
|
||||
* max_pixel_rate = <>;
|
||||
* Max pixel rate in Kpixel/s for the ISP ISO case
|
||||
*
|
||||
* isp_peak_byte_per_pixel = <>;
|
||||
* Max byte per pixel for the ISP ISO case
|
||||
*
|
||||
* isp_bw_margin_pct = <>;
|
||||
* Isp bandwidth margin in percentage
|
||||
*/
|
||||
num_csi_lanes = <4>;
|
||||
max_lane_speed = <1500000>;
|
||||
min_bits_per_pixel = <10>;
|
||||
vi_peak_byte_per_pixel = <2>;
|
||||
vi_bw_margin_pct = <25>;
|
||||
max_pixel_rate = <750000>;
|
||||
isp_peak_byte_per_pixel = <5>;
|
||||
isp_bw_margin_pct = <25>;
|
||||
|
||||
/**
|
||||
* The general guideline for naming badge_info contains 3 parts, and is as follows,
|
||||
* The first part is the camera_board_id for the module; if the module is in a FFD
|
||||
* platform, then use the platform name for this part.
|
||||
* The second part contains the position of the module, ex. "rear" or "front".
|
||||
* The third part contains the last 6 characters of a part number which is found
|
||||
* in the module's specsheet from the vender.
|
||||
*/
|
||||
modules {
|
||||
module0 {
|
||||
badge = "p3785_ltx6911";
|
||||
position = "bottom";
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/p3785@2b";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
534
nv-platform/tegra234-dcb-p3737-0000-p3701-0000.dtsi
Normal file
534
nv-platform/tegra234-dcb-p3737-0000-p3701-0000.dtsi
Normal file
@@ -0,0 +1,534 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
display@13800000 {
|
||||
nvidia,dcb-image = [
|
||||
55 aa 16 00 00 37 34 30 30 e9 4c 19 77 cc 56 49
|
||||
44 45 4f 20 0d 00 00 00 70 01 00 00 00 00 49 42
|
||||
4d 20 56 47 41 20 43 6f 6d 70 61 74 69 62 6c 65
|
||||
01 00 00 00 10 00 c7 17 31 30 2f 32 36 2f 32 31
|
||||
00 00 00 00 00 00 00 00 21 18 50 00 f1 2a 00 00
|
||||
50 4d 49 44 00 00 00 00 00 00 00 a0 00 b0 00 b8
|
||||
00 c0 00 0e 47 41 31 30 42 20 56 47 41 20 42 49
|
||||
4f 53 0d 0a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 56 65 72 73 69 6f 6e 20 39 34 2e
|
||||
30 42 2e 30 30 2e 30 30 2e 32 30 20 0d 0a 00 43
|
||||
6f 70 79 72 69 67 68 74 20 28 43 29 20 31 39 39
|
||||
36 2d 32 30 32 31 20 4e 56 49 44 49 41 20 43 6f
|
||||
72 70 2e 0d 0a 00 00 00 ff ff 00 00 00 00 ff ff
|
||||
47 50 55 20 42 6f 61 72 64 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 43 68 69 70 20 52 65 76 20 20 20 00 00
|
||||
00 00 00 00 00 00 00 ba 91 98 96 91 9a 9a 8d 96
|
||||
91 98 df ad 9a 93 9a 9e 8c 9a df d2 df b1 90 8b
|
||||
df b9 90 8d df af 8d 90 9b 8a 9c 8b 96 90 91 df
|
||||
aa 8c 9a f2 f5 ff 00 00 00 00 00 00 00 00 00 00
|
||||
50 43 49 52 de 10 94 22 00 00 18 00 00 00 00 03
|
||||
16 00 01 00 00 80 00 00 2e 8b c0 2e 8b c0 8b c0
|
||||
4e 50 44 45 01 01 14 00 16 00 00 01 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
ff b8 42 49 54 00 00 01 0c 06 12 45 32 01 04 00
|
||||
38 02 42 02 25 00 44 02 43 02 2c 00 69 02 44 01
|
||||
04 00 95 02 49 01 24 00 99 02 4d 02 29 00 bd 02
|
||||
4e 00 00 00 00 00 50 02 e8 00 e6 02 53 02 18 00
|
||||
ce 03 54 01 02 00 e6 03 55 01 05 00 ec 03 56 01
|
||||
06 00 f1 03 78 01 08 00 f7 03 64 01 02 00 ff 03
|
||||
70 02 04 00 01 04 75 01 11 00 05 04 69 02 6e 00
|
||||
18 04 45 01 04 00 e8 03 00 00 86 04 86 04 fe 20
|
||||
00 21 f0 2a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 0b 94 20 00 00 00 00 00 a8 07
|
||||
00 00 00 00 00 00 00 00 02 00 5c 5c 28 02 00 00
|
||||
3c 02 04 00 10 00 00 00 00 f5 0e 00 00 00 00 00
|
||||
00 35 44 00 00 c7 2d 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 72 30 00 00 e1 44 00 00 1f 45 00
|
||||
00 46 45 00 00 00 00 00 00 da 04 00 00 00 00 de
|
||||
04 00 00 4a 08 de 04 26 2a 4a 08 28 2a 86 04 ef
|
||||
09 14 21 d4 09 d7 20 28 2a 90 00 ab 21 01 4c 08
|
||||
3a 09 f0 43 00 00 fa 43 00 00 03 10 00 00 00 21
|
||||
00 00 0c 21 00 00 50 4a 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 d5 33 00 00 bb 36 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 af 3c 00 00 00 00 00 00 e9 3c
|
||||
00 00 0e 43 00 00 00 00 00 00 00 00 00 00 df 33
|
||||
00 00 2e 3d 00 00 9c 43 00 00 ad 36 00 00 00 00
|
||||
00 00 00 00 00 00 be 43 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 45 0b
|
||||
00 00 c1 0a 00 00 5b 0b 00 00 11 3c 00 00 17 3c
|
||||
00 00 1c 3c 00 00 20 3c 00 00 2a 3c 00 00 31 3c
|
||||
00 00 3f 3c 00 00 81 3c 00 00 00 00 00 00 00 00
|
||||
00 00 92 3c 00 00 ec 45 00 00 92 47 00 00 07 48
|
||||
00 00 8d 49 00 00 7c 4b 00 00 b8 4b 00 00 e2 49
|
||||
00 00 98 3c 00 00 79 3c 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 e8 4d 00 00 9c 3c 00 00 a5 3c
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 64 00
|
||||
50 b5 00 19 cf 00 28 75 0e 14 89 0e 23 00 01 23
|
||||
23 01 14 ac 0e 28 18 11 00 00 00 00 d4 0e 01 00
|
||||
00 f1 0d c3 0c 00 00 00 00 01 01 00 00 00 00 f4
|
||||
1c 2d 4e 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 92 2d 00 00 00 00 00 00 0b 94 20 00 00 20
|
||||
92 d2 01 58 03 00 00 31 30 2f 32 36 2f 32 31 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 21 01 10 00 00
|
||||
00 80 01 00 00 00 00 00 30 30 30 30 30 30 30 30
|
||||
30 30 30 30 00 00 00 00 00 00 00 00 03 42 00 00
|
||||
b9 78 8f 47 ad 04 4f 3d bf 01 4c 10 55 04 be ee
|
||||
54 33 00 00 00 00 00 00 c5 4c 00 00 00 00 00 00
|
||||
00 00 93 4e 00 00 01 00 10 00 bf 09 30 00 02 00
|
||||
94 22 00 00 00 00 01 00 44 00 6b 09 00 00 86 04
|
||||
00 00 3a 09 00 00 de 04 00 00 00 00 00 00 4a 08
|
||||
00 00 5c 08 00 00 45 0b 00 00 c1 0a 00 00 5b 0b
|
||||
00 00 71 0b 00 00 f1 0d 00 00 c3 0c 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 3c 21 00 00 30 c0
|
||||
61 40 00 00 00 10 00 00 00 00 08 23 61 00 80 00
|
||||
00 00 80 00 00 00 88 23 61 00 80 00 00 00 80 00
|
||||
00 00 08 24 61 00 80 00 00 00 80 00 00 00 88 24
|
||||
61 00 80 00 00 00 80 00 00 00 08 25 61 00 80 00
|
||||
00 00 80 00 00 00 88 25 61 00 80 00 00 00 80 00
|
||||
00 00 08 26 61 00 80 00 00 00 80 00 00 00 00 2a
|
||||
13 00 00 00 04 00 00 00 04 00 00 2a 13 00 00 00
|
||||
01 00 00 00 01 00 00 6e 13 00 00 00 04 00 00 00
|
||||
04 00 00 6e 13 00 00 00 01 00 00 00 01 00 4c 00
|
||||
12 00 3f 00 00 00 00 00 00 00 0c 24 02 00 01 00
|
||||
00 00 00 00 00 00 e4 05 02 00 7c 00 00 00 00 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 18 00 00 00 e4 05
|
||||
02 00 7c 00 00 00 0c 00 00 00 e4 05 02 00 7c 00
|
||||
00 00 04 00 00 00 e4 05 02 00 7c 00 00 00 08 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 14 00 00 00 20 0e
|
||||
9a 00 00 00 02 00 00 00 02 00 00 0e 9a 00 00 00
|
||||
02 00 00 00 02 00 00 0e 9a 00 01 00 00 00 01 00
|
||||
00 00 34 c0 61 40 00 00 00 80 00 00 00 00 00 0c
|
||||
82 00 ff ff ff ff 00 00 00 00 00 0c 82 00 01 00
|
||||
00 00 00 00 00 00 00 0c 82 00 02 00 00 00 00 00
|
||||
00 00 00 0c 82 00 04 00 00 00 00 00 00 00 00 0c
|
||||
82 00 08 00 00 00 00 00 00 00 00 0c 82 00 10 00
|
||||
00 00 00 00 00 00 00 0c 82 00 20 00 00 00 00 00
|
||||
00 00 90 02 82 00 01 00 00 00 00 00 00 00 88 02
|
||||
82 00 ff 00 00 00 00 00 00 00 c0 04 82 00 07 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 88 80 08 00 00 00 0f 00 00 00 01 00 40 c0
|
||||
08 00 00 00 0c 00 00 00 0c 00 40 c0 08 00 1f 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 74 09 9a 00 0f 00 00 00 00 00 00 00 e8 73
|
||||
13 00 01 00 00 00 01 00 00 00 0c 06 9a 00 40 00
|
||||
00 00 40 00 00 00 64 00 12 00 40 00 00 00 40 00
|
||||
00 00 04 14 00 00 04 00 00 00 00 00 00 00 04 14
|
||||
00 00 08 00 00 00 08 00 00 00 14 38 82 00 00 00
|
||||
01 00 00 00 01 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 0c 14 00 00 01 00 00 00 01 00 00 00 0c 14
|
||||
00 00 02 00 00 00 01 00 00 00 88 54 62 00 00 00
|
||||
01 00 00 00 00 00 88 54 62 00 00 00 02 00 00 00
|
||||
00 00 88 54 62 00 00 00 04 00 00 00 00 00 9c 8b
|
||||
11 00 00 00 00 80 00 00 00 00 14 0c 82 00 01 00
|
||||
00 00 00 00 00 00 14 0c 82 00 02 00 00 00 00 00
|
||||
00 00 14 0c 82 00 04 00 00 00 00 00 00 00 14 0c
|
||||
82 00 08 00 00 00 00 00 00 00 14 0c 82 00 10 00
|
||||
00 00 00 00 00 00 14 0c 82 00 20 00 00 00 00 00
|
||||
00 00 9c 8b 11 00 00 00 00 80 00 00 00 00 10 01
|
||||
82 00 01 00 00 00 00 00 00 00 d4 06 82 00 ff 03
|
||||
00 00 00 00 00 00 14 0c 82 00 3f 00 00 00 01 00
|
||||
00 00 00 14 00 00 02 00 00 00 00 00 00 00 44 c1
|
||||
61 60 01 00 00 00 01 00 00 00 20 87 08 00 04 00
|
||||
00 00 00 00 00 00 40 00 82 00 01 00 00 00 00 00
|
||||
00 00 54 9b 41 00 ff 00 00 00 00 00 00 00 68 9b
|
||||
41 00 03 00 00 00 00 00 00 00 40 80 11 00 02 00
|
||||
00 00 00 00 00 00 04 0c 82 00 01 00 00 00 00 00
|
||||
00 00 04 14 00 00 00 04 00 00 00 00 00 00 34 04
|
||||
82 00 01 00 00 00 00 00 00 00 4c 08 00 01 02 03
|
||||
04 05 06 07 00 01 02 03 04 05 06 07 41 06 24 06
|
||||
00 00 00 07 00 02 bf 00 01 51 00 04 bf 00 02 5e
|
||||
00 01 bf 00 03 52 00 03 bf 00 84 19 00 00 4f 00
|
||||
85 7b 59 98 4f 00 06 ff 00 00 4f 00 07 ff 00 00
|
||||
ef 00 08 ff 00 00 ef 00 09 ff 00 00 ef 00 0a ff
|
||||
00 00 ef 00 0b ff 00 00 ef 00 0c ff 00 00 ef 00
|
||||
0d ff 00 00 ef 00 0e ff 00 00 ef 00 0f ff 00 00
|
||||
ef 00 10 42 50 11 e4 00 11 41 42 0b e2 00 12 40
|
||||
41 0a e1 00 13 70 51 12 e5 00 14 ff 00 00 ef 00
|
||||
15 ff 00 00 ef 00 16 ff 00 00 ef 00 17 ff 00 00
|
||||
ef 00 18 ff 00 00 ef 00 19 ff 00 00 ef 00 1a ff
|
||||
00 00 ef 00 1b ff 00 00 ef 00 1c ff 00 00 ef 00
|
||||
1d ff 00 00 ef 00 1e ff 00 00 ef 00 1f ff 00 00
|
||||
ef 00 00 ff 00 00 0f 00 00 ff 00 00 0f 00 00 ff
|
||||
00 00 0f 00 00 ff 00 00 0f 00 10 07 16 10 00 a1
|
||||
0a 01 f0 10 03 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 1f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 2f 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 3f 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 4f 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 5f
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 6f 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 7f 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 8f 00 00 00 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 9f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 af 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 bf 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 cf 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 df
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 ef 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 ff 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e
|
||||
0f 10 11 12 13 14 15 16 17 18 19 1a 1b 1c 1d 1e
|
||||
1f 10 04 20 04 00 00 80 00 b8 4c 0a ff e0 93 04
|
||||
00 20 d6 13 00 e0 93 04 01 20 d6 13 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 20 05 11 01 00 00 35 0c 00 ff ff
|
||||
ff ff ff ff ff ff ff 00 00 00 00 10 05 11 01 00
|
||||
00 00 00 ff ff 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 30 08 10 01 14 01 15 0e 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 10 0d 17 34 b0 8f 11 00 00 00 00 00 00
|
||||
00 00 00 34 a8 04 82 00 00 00 00 00 00 00 00 00
|
||||
34 a0 04 82 00 00 00 00 00 00 00 00 00 34 d4 02
|
||||
82 00 00 00 00 00 00 00 00 00 34 a4 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 7c 14 00 00 00 00 00 00
|
||||
00 00 00 00 34 08 0e 82 00 00 00 00 00 00 00 00
|
||||
00 34 0c 0e 82 00 00 00 00 00 00 00 00 00 34 a8
|
||||
83 11 00 00 00 00 00 00 00 00 00 34 78 01 82 00
|
||||
00 00 00 00 00 00 00 00 34 78 01 82 00 00 00 00
|
||||
00 00 00 00 00 34 ac 04 82 00 00 00 00 00 00 00
|
||||
00 00 34 94 10 82 00 00 00 00 00 00 00 00 00 34
|
||||
88 10 82 00 00 00 00 00 00 00 00 00 34 8c 10 82
|
||||
00 00 00 00 00 00 00 00 00 34 90 10 82 00 00 00
|
||||
00 00 00 00 00 00 34 ac 83 11 00 00 00 00 00 00
|
||||
00 00 00 34 78 01 82 00 00 00 00 00 00 00 00 00
|
||||
34 d4 02 82 00 00 00 00 00 00 00 00 00 34 78 05
|
||||
82 00 00 00 00 00 00 00 00 00 34 b0 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 78 01 82 00 00 00 00 00
|
||||
00 00 00 00 34 7c 07 82 00 00 00 00 00 00 00 00
|
||||
00 10 03 1b 05 80 00 07 60 05 08 40 08 09 60 0d
|
||||
0a 40 10 0d f0 17 0c e0 15 0e 60 18 0f 40 1c 10
|
||||
e0 23 15 80 24 16 26 29 17 60 2d 18 40 30 19 60
|
||||
35 1a 60 39 1b 60 3d 1d e0 43 1e a5 44 1f 60 49
|
||||
20 60 4d 21 60 51 22 fc 47 23 a0 58 24 66 59 25
|
||||
2c 5a 26 f2 5a ff 7d f4 ed 1f 18 7c a3 82 dc b6
|
||||
81 88 d5 6f da 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 4e 56 49 44 49 41 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 4e 56 49 44 49 41 20
|
||||
43 6f 72 70 6f 72 61 74 69 6f 6e 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 42 49 4f 53
|
||||
20 43 65 72 74 69 66 69 63 61 74 65 20 43 68 65
|
||||
63 6b 20 46 61 69 6c 65 64 21 21 21 0d 0a 00 00
|
||||
00 00 00 00 22 05 02 0e 0c 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 50 04 13 0e 07 95 01 95 01 d0 07
|
||||
a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 08 95 01 95
|
||||
01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 0b
|
||||
95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff
|
||||
01 3f 04 e1 00 13 01 94 11 28 23 e1 00 13 01 01
|
||||
01 14 ff 01 02 0c 1b 00 1b 00 40 06 80 0c 1b 00
|
||||
1b 00 01 01 28 ff 01 3f 41 1b 00 1b 00 40 06 8c
|
||||
0a 1b 00 28 00 01 ff 28 ff 03 3f 42 1b 00 1b 00
|
||||
40 06 8c 0a 1b 00 28 00 01 ff 28 ff 03 3f 80 1b
|
||||
00 1b 00 20 03 54 06 1b 00 1b 00 01 01 14 ff 01
|
||||
3f 81 1b 00 1b 00 20 03 54 06 1b 00 1b 00 01 01
|
||||
14 ff 01 3f 82 1b 00 1b 00 20 03 54 06 1b 00 1b
|
||||
00 01 01 14 ff 01 3f 83 1b 00 1b 00 20 03 54 06
|
||||
1b 00 1b 00 01 01 14 ff 01 3f 0d 1b 00 1b 00 20
|
||||
03 54 06 1b 00 1b 00 01 01 14 ff 01 3f 0e 1b 00
|
||||
1b 00 e8 03 d0 07 0d 00 1b 00 01 ff 28 ff 01 1f
|
||||
0f 95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32
|
||||
ff 01 3f 10 04 02 06 00 00 00 07 00 07 00 07 00
|
||||
07 00 07 10 05 04 10 04 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1c 1c 1c 1c 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1f 1f 1f 1f 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 0e 0e 0e 0e 29 29 29 29
|
||||
18 18 18 18 0f 46 40 00 0e 0e 0e 0e 28 28 28 28
|
||||
1a 1a 1a 1a 0f 46 40 00 0e 0e 0e 0e 27 27 27 27
|
||||
1c 1c 1c 1c 0f 46 40 00 0e 0e 0e 0e 26 26 26 26
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 20 19 04 00 00 50 32 74
|
||||
40 e8 80 e4 57 01 04 04 06 76 19 00 00 13 10 00
|
||||
00 49 11 00 00 47 12 00 00 45 13 00 00 43 14 00
|
||||
00 41 15 00 00 3f 16 00 00 10 08 0e 05 00 2c 04
|
||||
04 d1 84 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00
|
||||
00 00 00 00 00 88 58 24 00 00 00 00 00 75 40 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 3f 3f 3f 3f 05 05 05 05 0a 0a 0a 0a 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 65 19 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a
|
||||
3a 00 00 00 00 00 00 00 00 00 00 00 00 f8 5a 24
|
||||
00 00 00 00 00 00 00 00 00 00 00 0a 0a 00 06 00
|
||||
00 00 00 00 58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 03 00 00 01 0a 05 0f 46 40 00 00 03 00 44 06
|
||||
00 00 01 0a 08 0f 46 40 00 00 03 00 44 08 00 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0a 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0c 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1
|
||||
84 00 00 00 00 0a 05 00 06 00 00 00 00 00 38 3d
|
||||
3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00 00 00
|
||||
00 00 00 88 58 24 00 00 00 00 00 75 40 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 65 19 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 48 3a 3a 3a 3a 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 f8 5a 24 00 00
|
||||
00 00 00 00 00 00 00 00 00 0a 0a 00 06 00 00 00
|
||||
00 00 58 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0d 00 00
|
||||
01 0a 08 0f 46 40 00 00 03 00 44 0e 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0f 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 10 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 00 00 00 00 05 05 05 05 00 00 00 00 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 75 40 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f
|
||||
3f 05 05 05 05 05 05 05 05 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 65 19 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 00 00 00 00 00 00 0a 0a 00 06 00 00 00 00 00
|
||||
58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c 01 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0d 01 00 01 0a
|
||||
08 0f 46 40 00 00 03 00 44 0e 02 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0f 02 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 10 02 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 75 40 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 65 19 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 48 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 00
|
||||
00 00 00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 0c 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0d 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 0e 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0f 01 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 10 01 00 01 0a 08 0f 46 40 00 00 03 00
|
||||
44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00
|
||||
00 05 05 05 05 00 00 00 00 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 75 40 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f 3f 05 05 05
|
||||
05 08 08 08 08 00 00 00 00 88 58 24 00 00 00 00
|
||||
00 65 19 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 00 00 00
|
||||
00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a
|
||||
3a 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 f8 5a 24 00 00 00 00 00 0c 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0d 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 0e 02 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 0f 02 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 10 02 00 01 0a 08 0f 46 40 00 00 03 00 44 10
|
||||
08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 75 40 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00
|
||||
00 00 00 00 00 00 00 88 58 24 00 00 00 00 00 65
|
||||
19 00 00 00 00 0a 05 00 06 00 00 00 00 00 48 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 00 00 00 00 00
|
||||
00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a 3a 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 f8
|
||||
5a 24 00 00 00 00 00 0c 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0d 00 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 0e 00 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 0f 01 00 01 0a 05 0f 46 40 00 00 03 00 44 10
|
||||
01 00 01 0a 08 0f 46 40 00 00 03 00 44 7a 14 c0
|
||||
61 40 01 00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff
|
||||
bf ff 00 00 00 00 6e e4 c5 61 40 fe ff ff ff 00
|
||||
00 00 00 71 5b f5 19 71 5b 6f 17 5b 74 17 71 56
|
||||
00 ff 72 71 6e 0c c1 61 40 fe ff ff ff 00 00 00
|
||||
00 6e 40 65 61 80 fe ff ff ff 00 00 00 00 71 6e
|
||||
00 23 61 40 ff ff 80 fc 00 00 23 00 71 6e 00 23
|
||||
61 40 ff ff 80 fc 00 00 27 00 71 6e 00 23 61 40
|
||||
ff ff 80 fc 00 00 2b 00 71 6e 00 23 61 40 ff ff
|
||||
80 fc 00 00 2f 00 71 41 23 10 08 6a 18 cb bd dc
|
||||
4e 5c 08 00 00 00 00 00 00 ac 18 31 19 c1 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 06 03 80 01 10 00
|
||||
60 04 02 03 80 01 10 00 02 04 2e 23 02 01 10 00
|
||||
02 00 2f 32 03 02 10 00 02 00 fe 40 04 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 41 06 0f 04 02 0f
|
||||
06 00 00 10 ff 03 00 80 ff 03 00 80 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 10 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 00 ff 03 00 00
|
||||
ff 03 00 00 ff 03 00 00 ff 03 00 00 40 05 20 04
|
||||
01 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 40 05 10 04 00 46 10 00 00 ff 01 00 00 ff 02
|
||||
00 00 ff 03 00 00 ff 04 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 10 05 40 01 00 00 00 0b 03 00
|
||||
00 0a 02 00 00 08 02 00 20 04 02 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 03 00 00 0c 03 00 00 0a 03 00 80 0b 03 00
|
||||
80 0b 03 00 80 0b 03 00 80 0b 03 71 71 6e 14 c0
|
||||
61 40 ff ff 3f fa 00 00 c0 01 74 05 00 6e 14 c0
|
||||
61 40 f7 ff ff ff 08 00 00 00 6e b8 c1 61 40 ff
|
||||
ff 3f 81 00 03 00 08 6e 00 23 61 40 ff ff 83 fc
|
||||
00 00 00 00 71 58 40 c0 61 40 10 00 00 0a 1d 00
|
||||
00 0a 04 00 00 08 04 00 20 04 04 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 1d 00 00 0c 1d 00 00 0a 1d 00 80 0a 1d 00
|
||||
80 0a 1d 00 80 0a 1d 00 80 0a 1d 71 6e 00 23 61
|
||||
40 ff ff fc fc 00 00 02 03 71 7a 14 c0 61 40 14
|
||||
00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff bf ff 00
|
||||
00 00 00 74 14 00 71 6e 14 c0 61 40 ff ff ff f2
|
||||
00 00 00 00 74 0a 00 6e 00 23 61 40 ff ff fc ff
|
||||
00 00 01 00 6e 0c c1 61 60 ff bf ff ff 00 40 00
|
||||
00 6e 14 c0 61 40 ff ff 7f ff 00 00 00 00 6e 30
|
||||
c1 61 60 f0 ff ff ff 0f 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 00 80 56 17 ff 6e 0c c1 61 60
|
||||
fc ff ff ff 01 00 00 00 6e 30 c1 61 60 0f ff ff
|
||||
ff f0 00 00 00 74 0a 00 6e 30 c1 61 60 0f ff ff
|
||||
ff 00 00 00 00 6e 10 c1 61 40 e0 e0 e0 e0 00 00
|
||||
00 00 6e 2c c1 61 40 e0 e0 e0 e0 00 00 00 00 3a
|
||||
05 15 6e 40 c1 61 60 fd ff ff ff 02 00 00 00 98
|
||||
0a 01 00 00 01 fe 01 71 98 02 01 00 00 01 d0 00
|
||||
6e 10 c1 61 40 e0 e0 e0 e0 10 10 10 10 6e 2c c1
|
||||
61 40 e0 e0 e0 e0 10 10 10 10 71 5f 0c c1 61 60
|
||||
00 01 40 ff 40 00 00 00 00 40 65 61 80 fe bf 00
|
||||
bf 3a 00 03 5b 59 1b 72 71 3a 07 01 38 6e 40 c1
|
||||
61 60 fe ff ff ff 01 00 00 00 72 5b ad 1c 52 e8
|
||||
df 00 71 71 6e 0c c1 61 60 fe ff 00 ff 00 00 00
|
||||
00 6e 30 c1 61 40 f0 ff ff ff 00 00 00 00 6e b0
|
||||
c1 61 40 f0 ff ff ff 00 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 11 80 56 17 ff 6e 14 c0 61 40
|
||||
ff ff 7f ff 00 00 80 00 6e 00 23 61 40 ff ff fc
|
||||
ff 00 00 02 00 74 05 00 6e 14 c0 61 40 ff ff ff
|
||||
f2 00 00 00 0d 74 05 00 6e 14 c0 61 40 ff ff bf
|
||||
ff 00 00 40 00 74 05 00 6e 14 c0 61 40 f7 ff ff
|
||||
ff 08 00 00 00 6e 0c c0 61 40 ff f0 f0 f0 00 03
|
||||
05 05 6e b8 c1 61 40 ff ff ff 81 00 03 00 08 6e
|
||||
00 23 61 40 ff ff 83 fc 00 00 00 00 6e 40 c1 61
|
||||
60 fe ff ff ff 00 00 00 00 71 6e 0c c1 61 60 fd
|
||||
ff ff ff 02 00 00 00 6e 30 c1 61 60 ff ff bf ff
|
||||
00 00 40 00 71 10 05 40 01 01 00 00 00 00 0a 10
|
||||
00 00 00 a0 40 00 00 80 40 00 00 80 40 00 00 80
|
||||
40 00 00 80 40 00 00 80 40 00 00 20 00 00 32 10
|
||||
80 00 0a 90 80 00 00 80 80 00 00 80 80 00 00 80
|
||||
80 00 00 80 80 00 00 80 80 00 71 71 6e 40 65 61
|
||||
80 fe ff ff ff 00 00 00 00 71 71 98 07 01 00 00
|
||||
01 ef 10 71 98 07 01 00 00 01 ef 00 71 58 40 c0
|
||||
61 40 10 00 00 00 00 32 10 00 00 00 a0 40 00 00
|
||||
80 40 00 00 80 40 00 00 80 40 00 00 80 40 00 00
|
||||
80 40 00 00 20 00 00 32 10 80 00 96 90 80 00 00
|
||||
80 80 00 00 80 80 00 00 80 80 00 00 80 80 00 00
|
||||
80 80 00 71 42 15 02 07 13 04 03 0a 04 28 23 28
|
||||
23 01 04 04 06 45 1c 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 14 00 02 19 0a 03 1e 14 04
|
||||
2b 28 06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32
|
||||
14 06 3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28
|
||||
06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32 14 06
|
||||
3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28 06 1e
|
||||
00 03 25 0f 04 2f 21 06 28 00 04 32 14 06 3c 00
|
||||
06 0f 00 02 16 09 03 1d 0e 04 27 12 06 17 00 03
|
||||
21 09 04 27 0e 06 1f 00 04 27 09 06 27 00 06 a7
|
||||
1d 00 00 2f 1e 00 00 b7 1e 00 00 3f 1f 00 00 c7
|
||||
1f 00 00 4f 20 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 14
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0c
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0a
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 09
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 08
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 06
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 ];
|
||||
};
|
||||
};
|
||||
534
nv-platform/tegra234-dcb-p3971-0000+p3701-0000.dtsi
Normal file
534
nv-platform/tegra234-dcb-p3971-0000+p3701-0000.dtsi
Normal file
@@ -0,0 +1,534 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
display@13800000 {
|
||||
nvidia,dcb-image = [
|
||||
55 aa 16 00 00 37 34 30 30 e9 4c 19 77 cc 56 49
|
||||
44 45 4f 20 0d 00 00 00 70 01 00 00 00 00 49 42
|
||||
4d 20 56 47 41 20 43 6f 6d 70 61 74 69 62 6c 65
|
||||
01 00 00 00 10 00 c7 17 31 30 2f 32 36 2f 32 31
|
||||
00 00 00 00 00 00 00 00 21 18 50 00 f1 2a 00 00
|
||||
50 4d 49 44 00 00 00 00 00 00 00 a0 00 b0 00 b8
|
||||
00 c0 00 0e 47 41 31 30 42 20 56 47 41 20 42 49
|
||||
4f 53 0d 0a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 56 65 72 73 69 6f 6e 20 39 34 2e
|
||||
30 42 2e 30 30 2e 30 30 2e 32 30 20 0d 0a 00 43
|
||||
6f 70 79 72 69 67 68 74 20 28 43 29 20 31 39 39
|
||||
36 2d 32 30 32 31 20 4e 56 49 44 49 41 20 43 6f
|
||||
72 70 2e 0d 0a 00 00 00 ff ff 00 00 00 00 ff ff
|
||||
47 50 55 20 42 6f 61 72 64 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 43 68 69 70 20 52 65 76 20 20 20 00 00
|
||||
00 00 00 00 00 00 00 ba 91 98 96 91 9a 9a 8d 96
|
||||
91 98 df ad 9a 93 9a 9e 8c 9a df d2 df b1 90 8b
|
||||
df b9 90 8d df af 8d 90 9b 8a 9c 8b 96 90 91 df
|
||||
aa 8c 9a f2 f5 ff 00 00 00 00 00 00 00 00 00 00
|
||||
50 43 49 52 de 10 94 22 00 00 18 00 00 00 00 03
|
||||
16 00 01 00 00 80 00 00 2e 8b c0 2e 8b c0 8b c0
|
||||
4e 50 44 45 01 01 14 00 16 00 00 01 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
ff b8 42 49 54 00 00 01 0c 06 12 45 32 01 04 00
|
||||
38 02 42 02 25 00 44 02 43 02 2c 00 69 02 44 01
|
||||
04 00 95 02 49 01 24 00 99 02 4d 02 29 00 bd 02
|
||||
4e 00 00 00 00 00 50 02 e8 00 e6 02 53 02 18 00
|
||||
ce 03 54 01 02 00 e6 03 55 01 05 00 ec 03 56 01
|
||||
06 00 f1 03 78 01 08 00 f7 03 64 01 02 00 ff 03
|
||||
70 02 04 00 01 04 75 01 11 00 05 04 69 02 6e 00
|
||||
18 04 45 01 04 00 e8 03 00 00 86 04 86 04 fe 20
|
||||
00 21 f0 2a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 0b 94 20 00 00 00 00 00 a8 07
|
||||
00 00 00 00 00 00 00 00 02 00 5c 5c 28 02 00 00
|
||||
3c 02 04 00 10 00 00 00 00 f5 0e 00 00 00 00 00
|
||||
00 35 44 00 00 c7 2d 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 72 30 00 00 e1 44 00 00 1f 45 00
|
||||
00 46 45 00 00 00 00 00 00 da 04 00 00 00 00 de
|
||||
04 00 00 4a 08 de 04 26 2a 4a 08 28 2a 86 04 ef
|
||||
09 14 21 d4 09 d7 20 28 2a 90 00 ab 21 01 4c 08
|
||||
3a 09 f0 43 00 00 fa 43 00 00 03 10 00 00 00 21
|
||||
00 00 0c 21 00 00 50 4a 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 d5 33 00 00 bb 36 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 af 3c 00 00 00 00 00 00 e9 3c
|
||||
00 00 0e 43 00 00 00 00 00 00 00 00 00 00 df 33
|
||||
00 00 2e 3d 00 00 9c 43 00 00 ad 36 00 00 00 00
|
||||
00 00 00 00 00 00 be 43 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 45 0b
|
||||
00 00 c1 0a 00 00 5b 0b 00 00 11 3c 00 00 17 3c
|
||||
00 00 1c 3c 00 00 20 3c 00 00 2a 3c 00 00 31 3c
|
||||
00 00 3f 3c 00 00 81 3c 00 00 00 00 00 00 00 00
|
||||
00 00 92 3c 00 00 ec 45 00 00 92 47 00 00 07 48
|
||||
00 00 8d 49 00 00 7c 4b 00 00 b8 4b 00 00 e2 49
|
||||
00 00 98 3c 00 00 79 3c 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 e8 4d 00 00 9c 3c 00 00 a5 3c
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 64 00
|
||||
50 b5 00 19 cf 00 28 75 0e 14 89 0e 23 00 01 23
|
||||
23 01 14 ac 0e 28 18 11 00 00 00 00 d4 0e 01 00
|
||||
00 f1 0d c3 0c 00 00 00 00 01 01 00 00 00 00 f4
|
||||
1c 2d 4e 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 92 2d 00 00 00 00 00 00 0b 94 20 00 00 20
|
||||
92 d2 01 58 03 00 00 31 30 2f 32 36 2f 32 31 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 21 01 10 00 00
|
||||
00 80 01 00 00 00 00 00 30 30 30 30 30 30 30 30
|
||||
30 30 30 30 00 00 00 00 00 00 00 00 03 42 00 00
|
||||
b9 78 8f 47 ad 04 4f 3d bf 01 4c 10 55 04 be ee
|
||||
54 33 00 00 00 00 00 00 c5 4c 00 00 00 00 00 00
|
||||
00 00 93 4e 00 00 01 00 10 00 bf 09 30 00 02 00
|
||||
94 22 00 00 00 00 01 00 44 00 6b 09 00 00 86 04
|
||||
00 00 3a 09 00 00 de 04 00 00 00 00 00 00 4a 08
|
||||
00 00 5c 08 00 00 45 0b 00 00 c1 0a 00 00 5b 0b
|
||||
00 00 71 0b 00 00 f1 0d 00 00 c3 0c 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 3c 21 00 00 30 c0
|
||||
61 40 00 00 00 10 00 00 00 00 08 23 61 00 80 00
|
||||
00 00 80 00 00 00 88 23 61 00 80 00 00 00 80 00
|
||||
00 00 08 24 61 00 80 00 00 00 80 00 00 00 88 24
|
||||
61 00 80 00 00 00 80 00 00 00 08 25 61 00 80 00
|
||||
00 00 80 00 00 00 88 25 61 00 80 00 00 00 80 00
|
||||
00 00 08 26 61 00 80 00 00 00 80 00 00 00 00 2a
|
||||
13 00 00 00 04 00 00 00 04 00 00 2a 13 00 00 00
|
||||
01 00 00 00 01 00 00 6e 13 00 00 00 04 00 00 00
|
||||
04 00 00 6e 13 00 00 00 01 00 00 00 01 00 4c 00
|
||||
12 00 3f 00 00 00 00 00 00 00 0c 24 02 00 01 00
|
||||
00 00 00 00 00 00 e4 05 02 00 7c 00 00 00 00 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 18 00 00 00 e4 05
|
||||
02 00 7c 00 00 00 0c 00 00 00 e4 05 02 00 7c 00
|
||||
00 00 04 00 00 00 e4 05 02 00 7c 00 00 00 08 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 14 00 00 00 20 0e
|
||||
9a 00 00 00 02 00 00 00 02 00 00 0e 9a 00 00 00
|
||||
02 00 00 00 02 00 00 0e 9a 00 01 00 00 00 01 00
|
||||
00 00 34 c0 61 40 00 00 00 80 00 00 00 00 00 0c
|
||||
82 00 ff ff ff ff 00 00 00 00 00 0c 82 00 01 00
|
||||
00 00 00 00 00 00 00 0c 82 00 02 00 00 00 00 00
|
||||
00 00 00 0c 82 00 04 00 00 00 00 00 00 00 00 0c
|
||||
82 00 08 00 00 00 00 00 00 00 00 0c 82 00 10 00
|
||||
00 00 00 00 00 00 00 0c 82 00 20 00 00 00 00 00
|
||||
00 00 90 02 82 00 01 00 00 00 00 00 00 00 88 02
|
||||
82 00 ff 00 00 00 00 00 00 00 c0 04 82 00 07 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 88 80 08 00 00 00 0f 00 00 00 01 00 40 c0
|
||||
08 00 00 00 0c 00 00 00 0c 00 40 c0 08 00 1f 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 74 09 9a 00 0f 00 00 00 00 00 00 00 e8 73
|
||||
13 00 01 00 00 00 01 00 00 00 0c 06 9a 00 40 00
|
||||
00 00 40 00 00 00 64 00 12 00 40 00 00 00 40 00
|
||||
00 00 04 14 00 00 04 00 00 00 00 00 00 00 04 14
|
||||
00 00 08 00 00 00 08 00 00 00 14 38 82 00 00 00
|
||||
01 00 00 00 01 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 0c 14 00 00 01 00 00 00 01 00 00 00 0c 14
|
||||
00 00 02 00 00 00 01 00 00 00 88 54 62 00 00 00
|
||||
01 00 00 00 00 00 88 54 62 00 00 00 02 00 00 00
|
||||
00 00 88 54 62 00 00 00 04 00 00 00 00 00 9c 8b
|
||||
11 00 00 00 00 80 00 00 00 00 14 0c 82 00 01 00
|
||||
00 00 00 00 00 00 14 0c 82 00 02 00 00 00 00 00
|
||||
00 00 14 0c 82 00 04 00 00 00 00 00 00 00 14 0c
|
||||
82 00 08 00 00 00 00 00 00 00 14 0c 82 00 10 00
|
||||
00 00 00 00 00 00 14 0c 82 00 20 00 00 00 00 00
|
||||
00 00 9c 8b 11 00 00 00 00 80 00 00 00 00 10 01
|
||||
82 00 01 00 00 00 00 00 00 00 d4 06 82 00 ff 03
|
||||
00 00 00 00 00 00 14 0c 82 00 3f 00 00 00 01 00
|
||||
00 00 00 14 00 00 02 00 00 00 00 00 00 00 44 c1
|
||||
61 60 01 00 00 00 01 00 00 00 20 87 08 00 04 00
|
||||
00 00 00 00 00 00 40 00 82 00 01 00 00 00 00 00
|
||||
00 00 54 9b 41 00 ff 00 00 00 00 00 00 00 68 9b
|
||||
41 00 03 00 00 00 00 00 00 00 40 80 11 00 02 00
|
||||
00 00 00 00 00 00 04 0c 82 00 01 00 00 00 00 00
|
||||
00 00 04 14 00 00 00 04 00 00 00 00 00 00 34 04
|
||||
82 00 01 00 00 00 00 00 00 00 4c 08 00 01 02 03
|
||||
04 05 06 07 00 01 02 03 04 05 06 07 41 06 24 06
|
||||
00 00 00 07 00 02 bf 00 01 51 00 04 bf 00 02 5e
|
||||
00 01 bf 00 03 52 00 03 bf 00 84 19 00 00 4f 00
|
||||
85 7b 59 98 4f 00 06 ff 00 00 4f 00 07 ff 00 00
|
||||
ef 00 08 ff 00 00 ef 00 09 ff 00 00 ef 00 0a ff
|
||||
00 00 ef 00 0b ff 00 00 ef 00 0c ff 00 00 ef 00
|
||||
0d ff 00 00 ef 00 0e ff 00 00 ef 00 0f ff 00 00
|
||||
ef 00 10 42 50 11 e4 00 11 41 42 0b e2 00 12 40
|
||||
41 0a e1 00 13 70 51 12 e5 00 14 ff 00 00 ef 00
|
||||
15 ff 00 00 ef 00 16 ff 00 00 ef 00 17 ff 00 00
|
||||
ef 00 18 ff 00 00 ef 00 19 ff 00 00 ef 00 1a ff
|
||||
00 00 ef 00 1b ff 00 00 ef 00 1c ff 00 00 ef 00
|
||||
1d ff 00 00 ef 00 1e ff 00 00 ef 00 1f ff 00 00
|
||||
ef 00 00 ff 00 00 0f 00 00 ff 00 00 0f 00 00 ff
|
||||
00 00 0f 00 00 ff 00 00 0f 00 10 07 16 10 00 a1
|
||||
0a 01 f0 10 03 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 1f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 2f 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 3f 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 4f 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 5f
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 6f 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 7f 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 8f 00 00 00 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 9f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 af 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 bf 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 cf 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 df
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 ef 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 ff 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e
|
||||
0f 10 11 12 13 14 15 16 17 18 19 1a 1b 1c 1d 1e
|
||||
1f 10 04 20 04 00 00 80 00 b8 4c 0a ff e0 93 04
|
||||
00 20 d6 13 00 e0 93 04 01 20 d6 13 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 20 05 11 01 00 00 35 0c 00 ff ff
|
||||
ff ff ff ff ff ff ff 00 00 00 00 10 05 11 01 00
|
||||
00 00 00 ff ff 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 30 08 10 01 14 01 15 0e 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 10 0d 17 34 b0 8f 11 00 00 00 00 00 00
|
||||
00 00 00 34 a8 04 82 00 00 00 00 00 00 00 00 00
|
||||
34 a0 04 82 00 00 00 00 00 00 00 00 00 34 d4 02
|
||||
82 00 00 00 00 00 00 00 00 00 34 a4 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 7c 14 00 00 00 00 00 00
|
||||
00 00 00 00 34 08 0e 82 00 00 00 00 00 00 00 00
|
||||
00 34 0c 0e 82 00 00 00 00 00 00 00 00 00 34 a8
|
||||
83 11 00 00 00 00 00 00 00 00 00 34 78 01 82 00
|
||||
00 00 00 00 00 00 00 00 34 78 01 82 00 00 00 00
|
||||
00 00 00 00 00 34 ac 04 82 00 00 00 00 00 00 00
|
||||
00 00 34 94 10 82 00 00 00 00 00 00 00 00 00 34
|
||||
88 10 82 00 00 00 00 00 00 00 00 00 34 8c 10 82
|
||||
00 00 00 00 00 00 00 00 00 34 90 10 82 00 00 00
|
||||
00 00 00 00 00 00 34 ac 83 11 00 00 00 00 00 00
|
||||
00 00 00 34 78 01 82 00 00 00 00 00 00 00 00 00
|
||||
34 d4 02 82 00 00 00 00 00 00 00 00 00 34 78 05
|
||||
82 00 00 00 00 00 00 00 00 00 34 b0 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 78 01 82 00 00 00 00 00
|
||||
00 00 00 00 34 7c 07 82 00 00 00 00 00 00 00 00
|
||||
00 10 03 1b 05 80 00 07 60 05 08 40 08 09 60 0d
|
||||
0a 40 10 0d f0 17 0c e0 15 0e 60 18 0f 40 1c 10
|
||||
e0 23 15 80 24 16 26 29 17 60 2d 18 40 30 19 60
|
||||
35 1a 60 39 1b 60 3d 1d e0 43 1e a5 44 1f 60 49
|
||||
20 60 4d 21 60 51 22 fc 47 23 a0 58 24 66 59 25
|
||||
2c 5a 26 f2 5a ff 7d f4 ed 1f 18 7c a3 82 dc b6
|
||||
81 88 d5 6f da 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 4e 56 49 44 49 41 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 4e 56 49 44 49 41 20
|
||||
43 6f 72 70 6f 72 61 74 69 6f 6e 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 42 49 4f 53
|
||||
20 43 65 72 74 69 66 69 63 61 74 65 20 43 68 65
|
||||
63 6b 20 46 61 69 6c 65 64 21 21 21 0d 0a 00 00
|
||||
00 00 00 00 22 05 02 0e 0c 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 50 04 13 0e 07 95 01 95 01 d0 07
|
||||
a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 08 95 01 95
|
||||
01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 0b
|
||||
95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff
|
||||
01 3f 04 e1 00 13 01 94 11 28 23 e1 00 13 01 01
|
||||
01 14 ff 01 02 0c 1b 00 1b 00 40 06 80 0c 1b 00
|
||||
1b 00 01 01 28 ff 01 3f 41 1b 00 1b 00 40 06 8c
|
||||
0a 1b 00 28 00 01 ff 28 ff 03 3f 42 1b 00 1b 00
|
||||
40 06 8c 0a 1b 00 28 00 01 ff 28 ff 03 3f 80 1b
|
||||
00 1b 00 20 03 54 06 1b 00 1b 00 01 01 14 ff 01
|
||||
3f 81 1b 00 1b 00 20 03 54 06 1b 00 1b 00 01 01
|
||||
14 ff 01 3f 82 1b 00 1b 00 20 03 54 06 1b 00 1b
|
||||
00 01 01 14 ff 01 3f 83 1b 00 1b 00 20 03 54 06
|
||||
1b 00 1b 00 01 01 14 ff 01 3f 0d 1b 00 1b 00 20
|
||||
03 54 06 1b 00 1b 00 01 01 14 ff 01 3f 0e 1b 00
|
||||
1b 00 e8 03 d0 07 0d 00 1b 00 01 ff 28 ff 01 1f
|
||||
0f 95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32
|
||||
ff 01 3f 10 04 02 06 00 00 00 07 00 07 00 07 00
|
||||
07 00 07 10 05 04 10 04 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1c 1c 1c 1c 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1f 1f 1f 1f 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 0e 0e 0e 0e 29 29 29 29
|
||||
18 18 18 18 0f 46 40 00 0e 0e 0e 0e 28 28 28 28
|
||||
1a 1a 1a 1a 0f 46 40 00 0e 0e 0e 0e 27 27 27 27
|
||||
1c 1c 1c 1c 0f 46 40 00 0e 0e 0e 0e 26 26 26 26
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 20 19 04 00 00 50 32 74
|
||||
40 e8 80 e4 57 01 04 04 06 76 19 00 00 13 10 00
|
||||
00 49 11 00 00 47 12 00 00 45 13 00 00 43 14 00
|
||||
00 41 15 00 00 3f 16 00 00 10 08 0e 05 00 2c 04
|
||||
04 d1 84 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00
|
||||
00 00 00 00 00 88 58 24 00 00 00 00 00 75 40 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 3f 3f 3f 3f 05 05 05 05 0a 0a 0a 0a 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 65 19 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a
|
||||
3a 00 00 00 00 00 00 00 00 00 00 00 00 f8 5a 24
|
||||
00 00 00 00 00 00 00 00 00 00 00 0a 0a 00 06 00
|
||||
00 00 00 00 58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 03 00 00 01 0a 05 0f 46 40 00 00 03 00 44 06
|
||||
00 00 01 0a 08 0f 46 40 00 00 03 00 44 08 00 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0a 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0c 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1
|
||||
84 00 00 00 00 0a 05 00 06 00 00 00 00 00 38 3d
|
||||
3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00 00 00
|
||||
00 00 00 88 58 24 00 00 00 00 00 75 40 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 65 19 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 48 3a 3a 3a 3a 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 f8 5a 24 00 00
|
||||
00 00 00 00 00 00 00 00 00 0a 0a 00 06 00 00 00
|
||||
00 00 58 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0d 00 00
|
||||
01 0a 08 0f 46 40 00 00 03 00 44 0e 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0f 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 10 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 00 00 00 00 05 05 05 05 00 00 00 00 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 75 40 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f
|
||||
3f 05 05 05 05 05 05 05 05 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 65 19 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 00 00 00 00 00 00 0a 0a 00 06 00 00 00 00 00
|
||||
58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c 01 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0d 01 00 01 0a
|
||||
08 0f 46 40 00 00 03 00 44 0e 02 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0f 02 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 10 02 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 75 40 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 65 19 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 48 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 00
|
||||
00 00 00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 0c 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0d 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 0e 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0f 01 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 10 01 00 01 0a 08 0f 46 40 00 00 03 00
|
||||
44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00
|
||||
00 05 05 05 05 00 00 00 00 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 75 40 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f 3f 05 05 05
|
||||
05 08 08 08 08 00 00 00 00 88 58 24 00 00 00 00
|
||||
00 65 19 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 00 00 00
|
||||
00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a
|
||||
3a 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 f8 5a 24 00 00 00 00 00 0c 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0d 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 0e 02 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 0f 02 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 10 02 00 01 0a 08 0f 46 40 00 00 03 00 44 10
|
||||
08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 75 40 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00
|
||||
00 00 00 00 00 00 00 88 58 24 00 00 00 00 00 65
|
||||
19 00 00 00 00 0a 05 00 06 00 00 00 00 00 48 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 00 00 00 00 00
|
||||
00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a 3a 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 f8
|
||||
5a 24 00 00 00 00 00 0c 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0d 00 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 0e 00 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 0f 01 00 01 0a 05 0f 46 40 00 00 03 00 44 10
|
||||
01 00 01 0a 08 0f 46 40 00 00 03 00 44 7a 14 c0
|
||||
61 40 01 00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff
|
||||
bf ff 00 00 00 00 6e e4 c5 61 40 fe ff ff ff 00
|
||||
00 00 00 71 5b f5 19 71 5b 6f 17 5b 74 17 71 56
|
||||
00 ff 72 71 6e 0c c1 61 40 fe ff ff ff 00 00 00
|
||||
00 6e 40 65 61 80 fe ff ff ff 00 00 00 00 71 6e
|
||||
00 23 61 40 ff ff 80 fc 00 00 23 00 71 6e 00 23
|
||||
61 40 ff ff 80 fc 00 00 27 00 71 6e 00 23 61 40
|
||||
ff ff 80 fc 00 00 2b 00 71 6e 00 23 61 40 ff ff
|
||||
80 fc 00 00 2f 00 71 41 23 10 08 6a 18 cb bd dc
|
||||
4e 5c 08 00 00 00 00 00 00 ac 18 31 19 c1 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 06 03 80 01 10 00
|
||||
60 04 02 03 80 01 10 00 02 04 2e 23 02 01 10 00
|
||||
02 00 2f 32 03 02 10 00 02 00 fe 40 04 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 41 06 0f 04 02 0f
|
||||
06 00 00 10 ff 03 00 80 ff 03 00 80 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 10 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 00 ff 03 00 00
|
||||
ff 03 00 00 ff 03 00 00 ff 03 00 00 40 05 20 04
|
||||
01 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 40 05 10 04 00 46 10 00 00 ff 01 00 00 ff 02
|
||||
00 00 ff 03 00 00 ff 04 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 10 05 40 01 00 00 00 0b 03 00
|
||||
00 0a 02 00 00 08 02 00 20 04 02 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 03 00 00 0c 03 00 00 0a 03 00 80 0b 03 00
|
||||
80 0b 03 00 80 0b 03 00 80 0b 03 71 71 6e 14 c0
|
||||
61 40 ff ff 3f fa 00 00 c0 01 74 05 00 6e 14 c0
|
||||
61 40 f7 ff ff ff 08 00 00 00 6e b8 c1 61 40 ff
|
||||
ff 3f 81 00 03 00 08 6e 00 23 61 40 ff ff 83 fc
|
||||
00 00 00 00 71 58 40 c0 61 40 10 00 00 0a 1d 00
|
||||
00 0a 04 00 00 08 04 00 20 04 04 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 1d 00 00 0c 1d 00 00 0a 1d 00 80 0a 1d 00
|
||||
80 0a 1d 00 80 0a 1d 00 80 0a 1d 71 6e 00 23 61
|
||||
40 ff ff fc fc 00 00 02 03 71 7a 14 c0 61 40 14
|
||||
00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff bf ff 00
|
||||
00 00 00 74 14 00 71 6e 14 c0 61 40 ff ff ff f2
|
||||
00 00 00 00 74 0a 00 6e 00 23 61 40 ff ff fc ff
|
||||
00 00 01 00 6e 0c c1 61 60 ff bf ff ff 00 40 00
|
||||
00 6e 14 c0 61 40 ff ff 7f ff 00 00 00 00 6e 30
|
||||
c1 61 60 f0 ff ff ff 0f 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 00 80 56 17 ff 6e 0c c1 61 60
|
||||
fc ff ff ff 01 00 00 00 6e 30 c1 61 60 0f ff ff
|
||||
ff f0 00 00 00 74 0a 00 6e 30 c1 61 60 0f ff ff
|
||||
ff 00 00 00 00 6e 10 c1 61 40 e0 e0 e0 e0 00 00
|
||||
00 00 6e 2c c1 61 40 e0 e0 e0 e0 00 00 00 00 3a
|
||||
05 15 6e 40 c1 61 60 fd ff ff ff 02 00 00 00 98
|
||||
0a 01 00 00 01 fe 01 71 98 02 01 00 00 01 d0 00
|
||||
6e 10 c1 61 40 e0 e0 e0 e0 10 10 10 10 6e 2c c1
|
||||
61 40 e0 e0 e0 e0 10 10 10 10 71 5f 0c c1 61 60
|
||||
00 01 40 ff 40 00 00 00 00 40 65 61 80 fe bf 00
|
||||
bf 3a 00 03 5b 59 1b 72 71 3a 07 01 38 6e 40 c1
|
||||
61 60 fe ff ff ff 01 00 00 00 72 5b ad 1c 52 e8
|
||||
df 00 71 71 6e 0c c1 61 60 fe ff 00 ff 00 00 00
|
||||
00 6e 30 c1 61 40 f0 ff ff ff 00 00 00 00 6e b0
|
||||
c1 61 40 f0 ff ff ff 00 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 11 80 56 17 ff 6e 14 c0 61 40
|
||||
ff ff 7f ff 00 00 80 00 6e 00 23 61 40 ff ff fc
|
||||
ff 00 00 02 00 74 05 00 6e 14 c0 61 40 ff ff ff
|
||||
f2 00 00 00 0d 74 05 00 6e 14 c0 61 40 ff ff bf
|
||||
ff 00 00 40 00 74 05 00 6e 14 c0 61 40 f7 ff ff
|
||||
ff 08 00 00 00 6e 0c c0 61 40 ff f0 f0 f0 00 03
|
||||
05 05 6e b8 c1 61 40 ff ff ff 81 00 03 00 08 6e
|
||||
00 23 61 40 ff ff 83 fc 00 00 00 00 6e 40 c1 61
|
||||
60 fe ff ff ff 00 00 00 00 71 6e 0c c1 61 60 fd
|
||||
ff ff ff 02 00 00 00 6e 30 c1 61 60 ff ff bf ff
|
||||
00 00 40 00 71 10 05 40 01 01 00 00 00 00 0a 10
|
||||
00 00 00 a0 40 00 00 80 40 00 00 80 40 00 00 80
|
||||
40 00 00 80 40 00 00 80 40 00 00 20 00 00 32 10
|
||||
80 00 0a 90 80 00 00 80 80 00 00 80 80 00 00 80
|
||||
80 00 00 80 80 00 00 80 80 00 71 71 6e 40 65 61
|
||||
80 fe ff ff ff 00 00 00 00 71 71 98 07 01 00 00
|
||||
01 ef 10 71 98 07 01 00 00 01 ef 00 71 58 40 c0
|
||||
61 40 10 00 00 00 00 32 10 00 00 00 a0 40 00 00
|
||||
80 40 00 00 80 40 00 00 80 40 00 00 80 40 00 00
|
||||
80 40 00 00 20 00 00 32 10 80 00 96 90 80 00 00
|
||||
80 80 00 00 80 80 00 00 80 80 00 00 80 80 00 00
|
||||
80 80 00 71 42 15 02 07 13 04 03 0a 04 28 23 28
|
||||
23 01 04 04 06 45 1c 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 14 00 02 19 0a 03 1e 14 04
|
||||
2b 28 06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32
|
||||
14 06 3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28
|
||||
06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32 14 06
|
||||
3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28 06 1e
|
||||
00 03 25 0f 04 2f 21 06 28 00 04 32 14 06 3c 00
|
||||
06 0f 00 02 16 09 03 1d 0e 04 27 12 06 17 00 03
|
||||
21 09 04 27 0e 06 1f 00 04 27 09 06 27 00 06 a7
|
||||
1d 00 00 2f 1e 00 00 b7 1e 00 00 3f 1f 00 00 c7
|
||||
1f 00 00 4f 20 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 14
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0c
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0a
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 09
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 08
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 06
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 ];
|
||||
};
|
||||
};
|
||||
247
nv-platform/tegra234-p3701-0000-prod-overlay.dtsi
Normal file
247
nv-platform/tegra234-p3701-0000-prod-overlay.dtsi
Normal file
@@ -0,0 +1,247 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
aon@c000000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00260004 0x0000003f 0x00000020>; //SPI_COMMAND2_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3160000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fm {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
prod_c_fmplus {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fmplus {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
prod_c_sm {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fm {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fm {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fm {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fmplus {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_fmplus {
|
||||
board {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //I2C_I2C_CLK_DIVISOR_REGISTER_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //I2C_I2C_INTERFACE_TIMING_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //I2C_I2C_INTERFACE_TIMING_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
mttcan@c310000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_can_2m_1m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000000>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
prod_c_can_5m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000600>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
prod_c_can_8m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000400>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
mttcan@c320000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_can_2m_1m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000000>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
prod_c_can_5m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000600>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
prod_c_can_8m {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000048 0x00007f00 0x00000400>; //M_TTCAN_CORE_TDCR_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3210000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000004 0x0000003f 0x00000030>; //SPI_COMMAND2_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3230000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000004 0x0000003f 0x00000020>; //SPI_COMMAND2_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0 0x000001ec 0x01f1f000 0x00a0a000>; //QSPI_QSPI_COMP_CONTROL_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
ufshci@2500000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0x02470000 0x00002220 0xffffffff 0x001aadb5 //MPHY_RX_APB_VENDOR3B_0
|
||||
0x02480000 0x00002220 0xffffffff 0x001aadb5>; //MPHY_RX_APB_VENDOR3B_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
xusb_padctl@3520000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
board {
|
||||
prod = <
|
||||
0 0x00000088 0x01fe0000 0x00cc0000 //XUSB_PADCTL_USB2_OTG_PAD0_CTL_0_0
|
||||
0 0x00000094 0x0000000e 0x00000004 //XUSB_PADCTL_USB2_OTG_PAD0_CTL_3_0
|
||||
0 0x000000c8 0x01fe0000 0x00cc0000 //XUSB_PADCTL_USB2_OTG_PAD1_CTL_0_0
|
||||
0 0x000000d4 0x0000000e 0x00000004 //XUSB_PADCTL_USB2_OTG_PAD1_CTL_3_0
|
||||
0 0x00000108 0x01fe0000 0x00cc0000 //XUSB_PADCTL_USB2_OTG_PAD2_CTL_0_0
|
||||
0 0x00000114 0x0000000e 0x00000000 //XUSB_PADCTL_USB2_OTG_PAD2_CTL_3_0
|
||||
0 0x00000148 0x01fe0000 0x00cc0000>; //XUSB_PADCTL_USB2_OTG_PAD3_CTL_0_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
123
nv-platform/tegra234-p3701-0000.dtsi
Normal file
123
nv-platform/tegra234-p3701-0000.dtsi
Normal file
@@ -0,0 +1,123 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-p3701-0000-prod-overlay.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-slowdown-cluster.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-shutdown.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-trip-event.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
i2c@c240000 {
|
||||
ina3221@40 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x40>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "VDD_GPU_SOC";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDD_CPU_CV";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "VIN_SYS_5V0";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
ti,summation-disable;
|
||||
};
|
||||
};
|
||||
|
||||
ina3221@41 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x41>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
status = "disabled";
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDDQ_VDD2_1V8AO";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
flash@0 {
|
||||
spi-max-frequency = <51000000>;
|
||||
spi-tx-bus-width = <1>;
|
||||
spi-rx-bus-width = <1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
bpmp {
|
||||
i2c {
|
||||
vrs@3c {
|
||||
compatible = "nvidia,vrs-pseq";
|
||||
reg = <0x3c>;
|
||||
interrupt-parent = <&pmc>;
|
||||
/* VRS Wake ID is 24 */
|
||||
interrupts = <24 IRQ_TYPE_LEVEL_LOW>;
|
||||
interrupt-controller;
|
||||
#interrupt-cells = <2>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_tmp451: thermal-sensor@4c {
|
||||
compatible = "ti,tmp451";
|
||||
reg = <0x4c>;
|
||||
vcc-supply = <&vdd_1v8_ao>;
|
||||
#thermal-sensor-cells = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vrs11_1@20 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x20>;
|
||||
rail-name-loopA = "GPU";
|
||||
rail-name-loopB = "CPU";
|
||||
};
|
||||
|
||||
vrs11_2@22 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x22>;
|
||||
rail-name-loopA = "SOC";
|
||||
rail-name-loopB = "CV";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
bus@0 {
|
||||
i2c-bus = <&gen1_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x50>;
|
||||
label = "cvm";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
reserved-memory {
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x10000000>; /* 256MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
21
nv-platform/tegra234-p3701-0005.dtsi
Normal file
21
nv-platform/tegra234-p3701-0005.dtsi
Normal file
@@ -0,0 +1,21 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
|
||||
/ {
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
ranges;
|
||||
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x20000000>; /* 512MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
151
nv-platform/tegra234-p3701-0008.dtsi
Normal file
151
nv-platform/tegra234-p3701-0008.dtsi
Normal file
@@ -0,0 +1,151 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
|
||||
#define TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP 112000
|
||||
#define TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP 117500
|
||||
|
||||
/ {
|
||||
opp-table-cluster0 {
|
||||
opp-1971200000 {
|
||||
opp-hz = /bits/ 64 <1971200000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
opp-table-cluster1 {
|
||||
opp-1971200000 {
|
||||
opp-hz = /bits/ 64 <1971200000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
opp-table-cluster2 {
|
||||
opp-1971200000 {
|
||||
opp-hz = /bits/ 64 <1971200000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
ranges;
|
||||
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x20000000>; /* 512MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
trips {
|
||||
cpu-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
cpu-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
trips {
|
||||
cv0-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
cv0-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
trips {
|
||||
cv1-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
cv1-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
trips {
|
||||
cv2-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
cv2-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
trips {
|
||||
gpu-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
gpu-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
trips {
|
||||
soc0-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
soc0-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
trips {
|
||||
soc1-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
soc1-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
trips {
|
||||
soc2-sw-slowdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SLOWDOWN_TEMP>;
|
||||
};
|
||||
|
||||
soc2-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
tj-thermal {
|
||||
trips {
|
||||
tj-sw-shutdown {
|
||||
temperature = <TEGRA234_INDUSTRIAL_THERMAL_SHUTDOWN_TEMP>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
8
nv-platform/tegra234-p3737-0000+p3701-0000-nv.dts
Normal file
8
nv-platform/tegra234-p3737-0000+p3701-0000-nv.dts
Normal file
@@ -0,0 +1,8 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3737-0000+p3701-0000.dts"
|
||||
#include "tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi"
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
8
nv-platform/tegra234-p3737-0000+p3701-0004-nv.dts
Normal file
8
nv-platform/tegra234-p3737-0000+p3701-0004-nv.dts
Normal file
@@ -0,0 +1,8 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3737-0000+p3701-0004.dts"
|
||||
#include "tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi"
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
8
nv-platform/tegra234-p3737-0000+p3701-0005-nv.dts
Normal file
8
nv-platform/tegra234-p3737-0000+p3701-0005-nv.dts
Normal file
@@ -0,0 +1,8 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3737-0000+p3701-0005.dts"
|
||||
#include "tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi"
|
||||
#include "tegra234-p3701-0005.dtsi"
|
||||
8
nv-platform/tegra234-p3737-0000+p3701-0008-nv.dts
Normal file
8
nv-platform/tegra234-p3737-0000+p3701-0008-nv.dts
Normal file
@@ -0,0 +1,8 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3737-0000+p3701-0008.dts"
|
||||
#include "tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi"
|
||||
#include "tegra234-p3701-0008.dtsi"
|
||||
294
nv-platform/tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi
Normal file
294
nv-platform/tegra234-p3737-0000+p3701-xxxx-nv-common.dtsi
Normal file
@@ -0,0 +1,294 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-overlay.dtsi"
|
||||
#include "nv-soc/tegra234-soc-audio-dai-links.dtsi"
|
||||
#include "nv-soc/tegra234-soc-camera.dtsi"
|
||||
#include "tegra234-p3737-0000.dtsi"
|
||||
#include "tegra234-dcb-p3737-0000-p3701-0000.dtsi"
|
||||
|
||||
/ {
|
||||
aliases {
|
||||
serial2 = "/bus@0/serial@3110000";
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpmodel {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
scf-pmu {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soctherm-oc-event {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
smmu_test {
|
||||
compatible = "nvidia,smmu_test";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_SMMU_TEST>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pinmux@2430000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2s@2901400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907500 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
arad@290e400 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
serial@3110000 {
|
||||
compatible = "nvidia,tegra194-hsuart";
|
||||
reset-names = "serial";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
nvidia,hw-instance-id = <0x5>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@3d00000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ethernet@6800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aon@c000000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hardware-timestamp@c1e0000 {
|
||||
status = "okay";
|
||||
nvidia,num-slices = <3>;
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hdr40_i2c1: i2c@c250000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
rtc@c2a0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c310000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c320000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
actmon@d230000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hwpm@f100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mc-hwpm@2c10000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
nvjpg@15380000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdec@15480000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tsec@15500000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15810000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15820000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15840000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla0@15880000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "okay";
|
||||
|
||||
pva0_niso1_ctx0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx3 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx4 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx5 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx6 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu@17000000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pcie-ep@141a0000 {
|
||||
nvidia,refclk-select-gpios = <&gpio
|
||||
TEGRA234_MAIN_GPIO(Q, 4)
|
||||
GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
|
||||
tegra-hsp@b950000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_mce@e100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
155
nv-platform/tegra234-p3737-0000.dtsi
Normal file
155
nv-platform/tegra234-p3737-0000.dtsi
Normal file
@@ -0,0 +1,155 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
spi@3210000{ /* SPI1 in 40 pin conn */
|
||||
status = "okay";
|
||||
spi@0 { /* chip select 0 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
spi@1 { /* chips select 1 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x1>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
};
|
||||
|
||||
spi@3230000{ /* SPI3 in 40 pin conn */
|
||||
status = "okay";
|
||||
spi@0 { /* chip select 0 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
spi@1 { /* chips select 1 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x1>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
};
|
||||
|
||||
mmc@3400000 {
|
||||
vmmc-supply = <&vdd_3v3_sd>;
|
||||
};
|
||||
|
||||
padctl@3520000 {
|
||||
ports {
|
||||
usb2-0 {
|
||||
mode = "otg";
|
||||
usb-role-switch;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901100 {
|
||||
ports {
|
||||
port@1 {
|
||||
hdr40_snd_i2s_dap_ep: endpoint {
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
mgbe0: ethernet@6800000 {
|
||||
nvidia,mac-addr-idx = <0>;
|
||||
nvidia,max-platform-mtu = <16383>;
|
||||
/* 1=enable, 0=disable */
|
||||
nvidia,pause_frames = <1>;
|
||||
phy-handle = <&mgbe0_aqr113c_phy>;
|
||||
/* 0:XFI 10G, 1:XFI 5G, 2:USXGMII 10G, 3:USXGMII 5G */
|
||||
nvidia,phy-iface-mode = <0>;
|
||||
nvidia,phy-reset-gpio = <&gpio TEGRA234_MAIN_GPIO(Y, 1) 0>;
|
||||
nvidia,mdio_addr = <0>;
|
||||
|
||||
mdio {
|
||||
compatible = "nvidia,eqos-mdio";
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
|
||||
mgbe0_aqr113c_phy: phy@0 {
|
||||
compatible = "ethernet-phy-ieee802.3-c45";
|
||||
reg = <0x0>;
|
||||
nvidia,phy-rst-pdelay-msec = <150>; /* msec */
|
||||
nvidia,phy-rst-duration-usec = <221000>; /* usec */
|
||||
interrupt-parent = <&gpio>;
|
||||
interrupts = <TEGRA234_MAIN_GPIO(Y, 3) IRQ_TYPE_LEVEL_LOW>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpps {
|
||||
status = "okay";
|
||||
compatible = "nvidia,tegra234-nvpps";
|
||||
primary-emac = <&mgbe0>;
|
||||
sec-emac = <&mgbe0>;
|
||||
reg = <0x0 0xc6a0000 0x0 0x1000>;
|
||||
};
|
||||
};
|
||||
|
||||
hdr40_vdd_3v3: regulator@3 {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <3>;
|
||||
regulator-name = "vdd-3v3-sys";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
};
|
||||
|
||||
tegra_sound_graph: tegra_sound: sound {
|
||||
compatible = "nvidia,tegra186-audio-graph-card",
|
||||
"nvidia,tegra186-ape";
|
||||
clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
||||
<&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
clock-names = "pll_a", "plla_out0", "extern1";
|
||||
assigned-clocks = <&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
||||
|
||||
nvidia-audio-card,name = "NVIDIA Jetson AGX Orin APE";
|
||||
|
||||
nvidia-audio-card,mclk-fs = <256>;
|
||||
|
||||
hdr40_snd_link_i2s: nvidia-audio-card,dai-link@77 { };
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
data-size = <0x100>;
|
||||
bus@0 {
|
||||
i2c-bus = <&gen1_i2c>;
|
||||
eeprom@1 {
|
||||
slave-address = <0x56>;
|
||||
label = "cvb";
|
||||
};
|
||||
};
|
||||
bus@1 {
|
||||
i2c-bus = <&cam_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x54>;
|
||||
label = "sensor0";
|
||||
};
|
||||
eeprom@1 {
|
||||
slave-address = <0x57>;
|
||||
label = "sensor1";
|
||||
};
|
||||
eeprom@2 {
|
||||
slave-address = <0x52>;
|
||||
label = "sensor2";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
vdd_3v3_sd: regulator-vdd-3v3-sd {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "VDD_3V3_SD";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
gpio = <&gpio TEGRA234_MAIN_GPIO(A, 0) GPIO_ACTIVE_HIGH>;
|
||||
enable-active-high;
|
||||
};
|
||||
};
|
||||
333
nv-platform/tegra234-p3740-0002+p3701-0008-nv-common.dtsi
Normal file
333
nv-platform/tegra234-p3740-0002+p3701-0008-nv-common.dtsi
Normal file
@@ -0,0 +1,333 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-overlay.dtsi"
|
||||
#include "nv-soc/tegra234-soc-camera.dtsi"
|
||||
#include "tegra234-camera-p3785.dtsi"
|
||||
#include "tegra234-p3740-0002.dtsi"
|
||||
#include "tegra234-p3701-0008.dtsi"
|
||||
#include "tegra234-dcb-p3737-0000-p3701-0000.dtsi"
|
||||
|
||||
/ {
|
||||
aliases {
|
||||
serial2 = "/bus@0/serial@3110000";
|
||||
};
|
||||
|
||||
chosen {
|
||||
bootargs = "console=ttyTCU0,115200n8";
|
||||
};
|
||||
|
||||
bpmp {
|
||||
thermal {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpmodel {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soctherm-oc-event {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
cooling-maps {
|
||||
map-hot-surface-alert {
|
||||
cooling-device = <&hot_surface_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
smmu_test {
|
||||
compatible = "nvidia,smmu_test";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_SMMU_TEST>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pinmux@2430000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
serial@3110000 {
|
||||
compatible = "nvidia,tegra194-hsuart";
|
||||
reset-names = "serial";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
serial@31d0000 {
|
||||
current-speed = <115200>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@3c00000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@c150000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c310000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c320000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
actmon@d230000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hwpm@f100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mc-hwpm@2c10000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2s@2901400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
|
||||
dmic@2904300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
arad@290e400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907500 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
nvjpg@15380000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tsec@15500000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15810000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15820000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
crypto@15840000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla0@15880000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "okay";
|
||||
|
||||
pva0_niso1_ctx0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx3 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx4 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx5 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx6 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
pcie@141a0000 {
|
||||
reg = <0x00 0x141a0000 0x0 0x00020000 /* appl registers (128K) */
|
||||
0x00 0x3a000000 0x0 0x00040000 /* configuration space (256K) */
|
||||
0x00 0x3a040000 0x0 0x00040000 /* iATU_DMA reg space (256K) */
|
||||
0x00 0x3a080000 0x0 0x00040000 /* DBI reg space (256K) */
|
||||
0x2e 0x20000000 0x0 0x10000000>; /* ECAM (256MB) */
|
||||
|
||||
ranges = <0x81000000 0x00 0x3a100000 0x00 0x3a100000 0x0 0x00100000 /* downstream I/O (1MB) */
|
||||
0x82000000 0x00 0x40000000 0x2e 0x30000000 0x0 0x08000000 /* non-prefetchable memory (128MB) */
|
||||
0xc3000000 0x28 0x00000000 0x28 0x00000000 0x6 0x20000000>; /* prefetchable memory (25088MB) */
|
||||
};
|
||||
|
||||
gpu@17000000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
tegra-hsp@b950000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_mce@e100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
8
nv-platform/tegra234-p3740-0002+p3701-0008-nv-safety.dts
Normal file
8
nv-platform/tegra234-p3740-0002+p3701-0008-nv-safety.dts
Normal file
@@ -0,0 +1,8 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3740-0002+p3701-0008.dts"
|
||||
#include "tegra234-p3740-0002+p3701-0008-nv-common.dtsi"
|
||||
#include "tegra234-p3740-0002+p3701-0008-safety.dtsi"
|
||||
7
nv-platform/tegra234-p3740-0002+p3701-0008-nv.dts
Normal file
7
nv-platform/tegra234-p3740-0002+p3701-0008-nv.dts
Normal file
@@ -0,0 +1,7 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3740-0002+p3701-0008.dts"
|
||||
#include "tegra234-p3740-0002+p3701-0008-nv-common.dtsi"
|
||||
276
nv-platform/tegra234-p3740-0002+p3701-0008-safety.dtsi
Normal file
276
nv-platform/tegra234-p3740-0002+p3701-0008-safety.dtsi
Normal file
@@ -0,0 +1,276 @@
|
||||
// SPDX-License-Identifier: GPL-2.0
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-soc-safetyservice-fsicom.dtsi"
|
||||
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
||||
#include <dt-bindings/interrupt/tegra234-irq.h>
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3740-0002+p3701-0008", "safety", "nvidia,p3701-0008", "nvidia,tegra234";
|
||||
|
||||
bus@0 {
|
||||
i2c@3160000 {
|
||||
nvidia,epl-reporter-id = <0x8050>;
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
nvidia,epl-reporter-id = <0x8051>;
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
nvidia,epl-reporter-id = <0x8052>;
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
nvidia,epl-reporter-id = <0x8053>;
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
nvidia,epl-reporter-id = <0x8054>;
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
nvidia,epl-reporter-id = <0x8056>;
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
nvidia,epl-reporter-id = <0x8057>;
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
nvidia,epl-reporter-id = <0x8058>;
|
||||
};
|
||||
|
||||
hsp_top2: hsp@1600000 {
|
||||
interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "shared1", "shared2";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
spi@3230000 {
|
||||
compatible = "nvidia,tegra186-spi-slave";
|
||||
status = "okay";
|
||||
spi@0 {
|
||||
compatible = "nvidia,tegra-spidev";
|
||||
reg = <0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
controller-data {
|
||||
nvidia,lsbyte-first;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
chosen {
|
||||
/*
|
||||
* The ideal approach for disabling rail-gating
|
||||
* for GPU should be deleting the power-domains
|
||||
* property in GPU node. But /delete-property/
|
||||
* is not a valid syntax in the device tree
|
||||
* overlay, the nvidia,tegra-joint_xpu_rail is
|
||||
* specified to achieve the same as an
|
||||
* alternative.
|
||||
*/
|
||||
nvidia,tegra-joint_xpu_rail;
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
edge_safety_service {
|
||||
compatible = "nvidia,edge-safety-gateway";
|
||||
status = "okay";
|
||||
channelid_list = <7 8>;
|
||||
};
|
||||
|
||||
fsicom_client {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
FsiComIvc {
|
||||
status = "okay";
|
||||
nChannel = <9>;
|
||||
channel_7 {
|
||||
frame-count = <4>;
|
||||
frame-size = <10240>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_CcplexApp_client";
|
||||
};
|
||||
channel_8 {
|
||||
frame-count = <4>;
|
||||
frame-size = <10240>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_FsiApp_client";
|
||||
};
|
||||
};
|
||||
|
||||
/* FSI<->CCPLEX Communication through DRAM Carveout demo app */
|
||||
FsiComAppChConfApp1 {
|
||||
compatible = "nvidia,tegra-fsicom-sampleApp1";
|
||||
status = "okay";
|
||||
channelid_list = <3>;
|
||||
};
|
||||
|
||||
hsierrrptinj {
|
||||
compatible = "nvidia,tegra23x-hsierrrptinj";
|
||||
mboxes = <&hsp_top0 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_TX(1)>;
|
||||
mbox-names = "hsierrrptinj-tx";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
safetyservices_epl_client@110000 {
|
||||
/* userspace app uses this driver to send error code */
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&cpu_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&gpu_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&cv0_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&cv1_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&cv2_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&soc0_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&soc1_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
cooling-device = <&cpu0_0 0 0>,
|
||||
<&cpu1_0 0 0>,
|
||||
<&cpu2_0 0 0>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
cooling-device = <&ga10b 0 0>;
|
||||
};
|
||||
|
||||
map-throttle-alert {
|
||||
cooling-device = <&soc2_throttle_alert 0 0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
257
nv-platform/tegra234-p3740-0002.dtsi
Normal file
257
nv-platform/tegra234-p3740-0002.dtsi
Normal file
@@ -0,0 +1,257 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-soc-audio-dai-links.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
i2c@31c0000 {
|
||||
typec: stusb1600@28 {
|
||||
status = "okay";
|
||||
compatible = "st,stusb1600";
|
||||
reg = <0x28>;
|
||||
vdd-supply = <&p3740_vdd_5v_sys>;
|
||||
vsys-supply = <&vdd_3v3_sys>;
|
||||
interrupt-parent = <&gpio>;
|
||||
interrupts = <TEGRA234_MAIN_GPIO(K, 6) IRQ_TYPE_LEVEL_LOW>;
|
||||
typec_con: connector {
|
||||
compatible = "usb-c-connector";
|
||||
label = "USB-C";
|
||||
data-role = "dual";
|
||||
power-role = "dual";
|
||||
typec-power-opmode = "default";
|
||||
|
||||
port {
|
||||
typec_con_ep: endpoint {
|
||||
remote-endpoint = <&usb_role_switch0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
ina3221@41 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x41>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "CVB_ATX_12V";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "CVB_ATX_3V3";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "CVB_ATX_5V";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
};
|
||||
|
||||
ina219@44 {
|
||||
compatible = "ti,ina219";
|
||||
reg = <0x44>;
|
||||
shunt-resistor = <2000>;
|
||||
label = "CVB_ATX_12V_8P";
|
||||
};
|
||||
|
||||
f75308@4d {
|
||||
compatible = "fintek,f75308";
|
||||
reg = <0x4d>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
|
||||
fan@0 {
|
||||
reg = <0x0>;
|
||||
type = "pwm";
|
||||
duty = "manual_duty";
|
||||
5seg = <100 80 60 40 20>;
|
||||
};
|
||||
|
||||
fan@1 {
|
||||
reg = <0x1>;
|
||||
type = "pwm";
|
||||
duty = "manual_duty";
|
||||
5seg = <100 80 60 40 20>;
|
||||
};
|
||||
|
||||
fan@2 {
|
||||
reg = <0x2>;
|
||||
type = "pwm";
|
||||
duty = "manual_duty";
|
||||
5seg = <100 80 60 40 20>;
|
||||
};
|
||||
|
||||
fan@3 {
|
||||
reg = <0x3>;
|
||||
type = "pwm";
|
||||
duty = "manual_duty";
|
||||
5seg = <100 80 60 40 20>;
|
||||
};
|
||||
};
|
||||
|
||||
tca9539@74 {
|
||||
compatible = "ti,tca9539";
|
||||
reg = <0x74>;
|
||||
|
||||
status = "okay";
|
||||
interrupt-parent = <&gpio>;
|
||||
interrupts = <TEGRA234_MAIN_GPIO(G, 5) IRQ_TYPE_LEVEL_LOW>;
|
||||
vcc-supply = <&vdd_3v3_ao>;
|
||||
#gpio-cells = <2>;
|
||||
gpio-controller;
|
||||
};
|
||||
};
|
||||
|
||||
padctl@3520000 {
|
||||
ports {
|
||||
usb2-0 {
|
||||
port {
|
||||
usb_role_switch0: endpoint {
|
||||
remote-endpoint = <&typec_con_ep>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
|
||||
sound {
|
||||
compatible = "nvidia,tegra186-audio-graph-card",
|
||||
"nvidia,tegra186-ape";
|
||||
clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
||||
<&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
clock-names = "pll_a", "plla_out0", "extern1";
|
||||
assigned-clocks = <&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
||||
|
||||
nvidia-audio-card,name = "NVIDIA Jetson IGX Orin APE";
|
||||
|
||||
nvidia-audio-card,mclk-fs = <256>;
|
||||
|
||||
nvidia-audio-card,widgets =
|
||||
"Headphone", "CVB-RT Headphone Jack",
|
||||
"Microphone", "CVB-RT Mic Jack",
|
||||
"Speaker", "CVB-RT Int Spk",
|
||||
"Microphone", "CVB-RT Int Mic";
|
||||
|
||||
nvidia-audio-card,routing =
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOL",
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOR",
|
||||
"CVB-RT IN1P", "CVB-RT Mic Jack",
|
||||
"CVB-RT IN2P", "CVB-RT Mic Jack",
|
||||
"CVB-RT IN2N", "CVB-RT Mic Jack",
|
||||
"CVB-RT IN3P", "CVB-RT Mic Jack",
|
||||
"CVB-RT Int Spk", "CVB-RT SPOLP",
|
||||
"CVB-RT Int Spk", "CVB-RT SPORP",
|
||||
"CVB-RT Int Spk", "CVB-RT LOUTL",
|
||||
"CVB-RT Int Spk", "CVB-RT LOUTR",
|
||||
"CVB-RT DMIC1", "CVB-RT Int Mic",
|
||||
"CVB-RT DMIC2", "CVB-RT Int Mic";
|
||||
|
||||
/* I2S4 dai node */
|
||||
nvidia-audio-card,dai-link@79 {
|
||||
link-name = "rt5640-playback";
|
||||
codec {
|
||||
sound-dai = <&rt5640 0>;
|
||||
prefix = "CVB-RT";
|
||||
};
|
||||
};
|
||||
|
||||
/* I2S6 dai node */
|
||||
nvidia-audio-card,dai-link@81 {
|
||||
bitclock-master;
|
||||
frame-master;
|
||||
};
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
bus@1 {
|
||||
i2c-bus = <&dp_aux_ch2_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x55>;
|
||||
label = "cvb";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
p3740_vdd_0v95_AO: regulator-vdd-0v95-AO {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-0v95-AO";
|
||||
regulator-min-microvolt = <950000>;
|
||||
regulator-max-microvolt = <950000>;
|
||||
};
|
||||
p3740_vdd_12v_sys: regulator-vdd-12v-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-12v-sys";
|
||||
regulator-min-microvolt = <12000000>;
|
||||
regulator-max-microvolt = <12000000>;
|
||||
};
|
||||
p3740_vdd_1v05_AO: regulator-vdd-1v05-AO {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-1v05-AO";
|
||||
regulator-min-microvolt = <1050000>;
|
||||
regulator-max-microvolt = <1050000>;
|
||||
};
|
||||
p3740_vdd_1v0_sys: regulator-vdd-1v0-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-1v0-sys";
|
||||
regulator-min-microvolt = <1000000>;
|
||||
regulator-max-microvolt = <1000000>;
|
||||
};
|
||||
p3740_vdd_1v1_sys: regulator-vdd-1v1-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-1v1-sys";
|
||||
regulator-min-microvolt = <1100000>;
|
||||
regulator-max-microvolt = <1100000>;
|
||||
};
|
||||
p3740_vdd_1v8_AO: regulator-vdd-1v8-AO {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-1v8-AO";
|
||||
regulator-min-microvolt = <1800000>;
|
||||
regulator-max-microvolt = <1800000>;
|
||||
};
|
||||
p3740_vdd_1v8_sys: regulator-vdd-1v8-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-1v8-sys";
|
||||
regulator-min-microvolt = <1800000>;
|
||||
regulator-max-microvolt = <1800000>;
|
||||
};
|
||||
p3740_vdd_2v5_sys: regulator-vdd-2v5-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-2v5-sys";
|
||||
regulator-min-microvolt = <2500000>;
|
||||
regulator-max-microvolt = <2500000>;
|
||||
};
|
||||
p3740_vdd_2v8_sys: regulator-vdd-2v8-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-2v8-sys";
|
||||
regulator-min-microvolt = <2800000>;
|
||||
regulator-max-microvolt = <2800000>;
|
||||
};
|
||||
p3740_vdd_3v3_AO: regulator-vdd-3v3-AO {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-3v3-AO";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
};
|
||||
p3740_vdd_3v7_AO: regulator-vdd-3v7-AO {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-3v7-AO";
|
||||
regulator-min-microvolt = <3700000>;
|
||||
regulator-max-microvolt = <3700000>;
|
||||
};
|
||||
p3740_vdd_5v_sys: regulator-vdd-5v-sys {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "vdd-5v-sys";
|
||||
regulator-min-microvolt = <5000000>;
|
||||
regulator-max-microvolt = <5000000>;
|
||||
};
|
||||
};
|
||||
95
nv-platform/tegra234-p3767-0000.dtsi
Normal file
95
nv-platform/tegra234-p3767-0000.dtsi
Normal file
@@ -0,0 +1,95 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
||||
#include <dt-bindings/interrupt/tegra234-irq.h>
|
||||
#include "nv-soc/tegra234-soc-thermal.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-slowdown-corepair.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-shutdown.dtsi"
|
||||
#include "nv-soc/tegra234-soc-thermal-trip-event.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
mmc@3400000 {
|
||||
no-sdio;
|
||||
no-mmc;
|
||||
nvidia,cd-wakeup-capable;
|
||||
nvidia,boot-detect-delay = <1000>;
|
||||
vmmc-supply = <&vdd_3v3_sd>;
|
||||
};
|
||||
|
||||
gpu@17000000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
chosen {
|
||||
nvidia,tegra-joint_xpu_rail;
|
||||
};
|
||||
|
||||
opp-table-cluster0 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
opp-table-cluster1 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
opp-table-cluster2 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
|
||||
reserved-memory {
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x10000000>; /* 256MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
vdd_3v3_sd: regulator-vdd-3v3-sd {
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "VDD_3V3_SD";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
gpio = <&gpio TEGRA234_MAIN_GPIO(A, 0) GPIO_ACTIVE_HIGH>;
|
||||
enable-active-high;
|
||||
};
|
||||
|
||||
hdr40_vdd_3v3: regulator-vdd-3v3-sys {
|
||||
/* BUCK_3V3_EN enable is driven by button MCU */
|
||||
compatible = "regulator-fixed";
|
||||
regulator-name = "VDD-3V3-SYS";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
regulator-always-on;
|
||||
};
|
||||
};
|
||||
23
nv-platform/tegra234-p3768-0000+p3767-0000-nv-px1.dts
Normal file
23
nv-platform/tegra234-p3768-0000+p3767-0000-nv-px1.dts
Normal file
@@ -0,0 +1,23 @@
|
||||
// SPDX-License-Identifier: GPL-2.0
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3768-0000+p3767-0000-nv.dts"
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3768-0000+p3767-0000-px1", "nvidia,p3767-0000", "nvidia,tegra234";
|
||||
model = "NVIDIA Orin NX PX1 Developer Kit";
|
||||
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
pcie@140a0000 { /* C8 - Ethernet */
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -0,0 +1,9 @@
|
||||
// SPDX-License-Identifier: GPL-2.0
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3768-0000+p3767-0000-nv.dts"
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3768-0000+p3767-0000-taylor-high", "nvidia,p3767-0000", "nvidia,tegra234";
|
||||
model = "NVIDIA Jetson Orin NX Taylor High";
|
||||
};
|
||||
@@ -0,0 +1,9 @@
|
||||
// SPDX-License-Identifier: GPL-2.0
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3768-0000+p3767-0000-nv.dts"
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3768-0000+p3767-0000-taylor-low", "nvidia,p3767-0000", "nvidia,tegra234";
|
||||
model = "NVIDIA Jetson Orin NX Taylor Low";
|
||||
};
|
||||
7
nv-platform/tegra234-p3768-0000+p3767-0000-nv.dts
Normal file
7
nv-platform/tegra234-p3768-0000+p3767-0000-nv.dts
Normal file
@@ -0,0 +1,7 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3768-0000+p3767-0000.dts"
|
||||
#include "tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi"
|
||||
7
nv-platform/tegra234-p3768-0000+p3767-0001-nv.dts
Normal file
7
nv-platform/tegra234-p3768-0000+p3767-0001-nv.dts
Normal file
@@ -0,0 +1,7 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3768-0000+p3767-0001.dts"
|
||||
#include "tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi"
|
||||
25
nv-platform/tegra234-p3768-0000+p3767-0003-nv.dts
Normal file
25
nv-platform/tegra234-p3768-0000+p3767-0003-nv.dts
Normal file
@@ -0,0 +1,25 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3768-0000+p3767-0003.dts"
|
||||
#include "tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla0@15880000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
25
nv-platform/tegra234-p3768-0000+p3767-0004-nv.dts
Normal file
25
nv-platform/tegra234-p3768-0000+p3767-0004-nv.dts
Normal file
@@ -0,0 +1,25 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "staging/tegra234-p3768-0000+p3767-0004.dts"
|
||||
#include "tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla0@15880000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
25
nv-platform/tegra234-p3768-0000+p3767-0005-nv.dts
Normal file
25
nv-platform/tegra234-p3768-0000+p3767-0005-nv.dts
Normal file
@@ -0,0 +1,25 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
#include "tegra234-p3768-0000+p3767-0005.dts"
|
||||
#include "tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi"
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla0@15880000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
395
nv-platform/tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi
Normal file
395
nv-platform/tegra234-p3768-0000+p3767-xxxx-nv-common.dtsi
Normal file
@@ -0,0 +1,395 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-overlay.dtsi"
|
||||
#include "nv-soc/tegra234-soc-audio-dai-links.dtsi"
|
||||
#include "tegra234-p3768-0000.dtsi"
|
||||
#include "tegra234-p3767-0000.dtsi"
|
||||
#include "nv-soc/tegra234-soc-camera.dtsi"
|
||||
#include "tegra234-dcb-p3737-0000-p3701-0000.dtsi"
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
/ {
|
||||
aliases {
|
||||
serial1 = &uarta;
|
||||
serial2 = &uarte;
|
||||
};
|
||||
|
||||
bpmp {
|
||||
i2c {
|
||||
vrs@3c {
|
||||
compatible = "nvidia,vrs-pseq";
|
||||
reg = <0x3c>;
|
||||
interrupt-parent = <&pmc>;
|
||||
/* VRS Wake ID is 24 */
|
||||
interrupts = <24 IRQ_TYPE_LEVEL_LOW>;
|
||||
interrupt-controller;
|
||||
#interrupt-cells = <2>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
actmon@d230000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pinmux@2430000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2s@2901400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907500 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
arad@290e400 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
serial@3100000 {
|
||||
compatible = "nvidia,tegra194-hsuart";
|
||||
reset-names = "serial";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
serial@3140000 {
|
||||
compatible = "nvidia,tegra194-hsuart";
|
||||
reset-names = "serial";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hdr40_i2c1: i2c@c250000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/* SPI1, 40pin header, Pin 19(MOSI), Pin 21(MISO), Pin 23(CLK), Pin 24(CS) */
|
||||
spi@3210000{
|
||||
status = "okay";
|
||||
spi@0 {
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
controller-data {
|
||||
nvidia,enable-hw-based-cs;
|
||||
nvidia,rx-clk-tap-delay = <0x10>;
|
||||
nvidia,tx-clk-tap-delay = <0x0>;
|
||||
};
|
||||
};
|
||||
spi@1 {
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x1>;
|
||||
spi-max-frequency = <50000000>;
|
||||
controller-data {
|
||||
nvidia,enable-hw-based-cs;
|
||||
nvidia,rx-clk-tap-delay = <0x10>;
|
||||
nvidia,tx-clk-tap-delay = <0x0>;
|
||||
};
|
||||
};
|
||||
|
||||
};
|
||||
|
||||
/* SPI3, 40pin header, Pin 37(MOSI), Pin 22(MISO), Pin 13(CLK), Pin 18(CS) */
|
||||
spi@3230000{
|
||||
status = "okay";
|
||||
spi@0 {
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
controller-data {
|
||||
nvidia,enable-hw-based-cs;
|
||||
nvidia,rx-clk-tap-delay = <0x10>;
|
||||
nvidia,tx-clk-tap-delay = <0x0>;
|
||||
};
|
||||
};
|
||||
spi@1 {
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x1>;
|
||||
spi-max-frequency = <50000000>;
|
||||
controller-data {
|
||||
nvidia,enable-hw-based-cs;
|
||||
nvidia,rx-clk-tap-delay = <0x10>;
|
||||
nvidia,tx-clk-tap-delay = <0x0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
padctl@3520000 {
|
||||
ports {
|
||||
usb2-0 {
|
||||
port {
|
||||
typec_p0: endpoint {
|
||||
remote-endpoint = <&fusb_p0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
status = "okay";
|
||||
ina32211_1_40: ina3221@40 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x40>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "VDD_IN";
|
||||
shunt-resistor-micro-ohms = <5000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDD_CPU_GPU_CV";
|
||||
shunt-resistor-micro-ohms = <5000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "VDD_SOC";
|
||||
shunt-resistor-micro-ohms = <5000>;
|
||||
};
|
||||
};
|
||||
fusb301@25 {
|
||||
compatible = "onsemi,fusb301";
|
||||
reg = <0x25>;
|
||||
status = "okay";
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupt-parent = <&gpio>;
|
||||
interrupts = <TEGRA234_MAIN_GPIO(Z, 1) IRQ_TYPE_LEVEL_LOW>;
|
||||
connector@0 {
|
||||
port@0 {
|
||||
fusb_p0: endpoint {
|
||||
remote-endpoint = <&typec_p0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
pcie-ep@14160000 {/* C4 - End Point */
|
||||
phys = <&p2u_hsio_4>, <&p2u_hsio_5>, <&p2u_hsio_6>,
|
||||
<&p2u_hsio_7>;
|
||||
phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3";
|
||||
reset-gpios = <&gpio
|
||||
TEGRA234_MAIN_GPIO(L, 1)
|
||||
GPIO_ACTIVE_LOW>;
|
||||
nvidia,refclk-select-gpios = <&gpio_aon
|
||||
TEGRA234_AON_GPIO(AA, 4)
|
||||
GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
|
||||
/* PWM1, 40pin header, pin 15 */
|
||||
pwm@3280000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/* PWM3, FAN */
|
||||
pwm@32a0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/* PWM5, 40pin header, pin 33 */
|
||||
pwm@32c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/* PWM7, 40pin header, pin 32 */
|
||||
pwm@32e0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
status = "okay";
|
||||
upper-threshold = <0xfffff>;
|
||||
lower-threshold = <0x0>;
|
||||
};
|
||||
|
||||
hsp@3d00000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aon@c000000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hardware-timestamp@c1e0000 {
|
||||
status = "okay";
|
||||
nvidia,num-slices = <3>;
|
||||
};
|
||||
|
||||
mttcan@c310000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hwpm@f100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mc-hwpm@2c10000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
nvdec@15480000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla0@15880000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "okay";
|
||||
|
||||
pva0_niso1_ctx0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx3 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx4 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx5 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx6 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
nvjpg@15380000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
pcie@14100000 {
|
||||
nvidia,pex-wake-gpios = <&gpio TEGRA234_MAIN_GPIO(L, 2) IRQ_TYPE_LEVEL_LOW>;
|
||||
};
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpmodel {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soctherm-oc-event {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
/* os_gpio_hotplug_a is used for hotplug */
|
||||
os_gpio_hotplug_a = <&gpio TEGRA234_MAIN_GPIO(M, 0) GPIO_ACTIVE_HIGH>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra-hsp@b950000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
/delete-node/ &{/gpio-keys/key-suspend};
|
||||
36
nv-platform/tegra234-p3768-0000.dtsi
Normal file
36
nv-platform/tegra234-p3768-0000.dtsi
Normal file
@@ -0,0 +1,36 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901100 {
|
||||
ports {
|
||||
port@1 {
|
||||
hdr40_snd_i2s_dap_ep: endpoint {
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
};
|
||||
|
||||
tegra_sound_graph: tegra_sound: sound {
|
||||
compatible = "nvidia,tegra186-audio-graph-card",
|
||||
"nvidia,tegra186-ape";
|
||||
clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
||||
<&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
clock-names = "pll_a", "plla_out0", "extern1";
|
||||
assigned-clocks = <&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
||||
|
||||
nvidia-audio-card,name = "NVIDIA Jetson Orin NX APE";
|
||||
|
||||
hdr40_snd_link_i2s: nvidia-audio-card,dai-link@77 { };
|
||||
};
|
||||
};
|
||||
13
nv-platform/tegra234-p3971-0000+p3701-0000-nv.dts
Normal file
13
nv-platform/tegra234-p3971-0000+p3701-0000-nv.dts
Normal file
@@ -0,0 +1,13 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
#include "../tegra234-p3701-0000.dtsi"
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
#include "tegra234-p3971-0000+p3701-xxxx-nv-common.dtsi"
|
||||
|
||||
/ {
|
||||
model = "NVIDIA p3971-0000+p3701-0000";
|
||||
compatible = "nvidia,p3971-0000+p3701-0000", "nvidia,p3701-0000", "nvidia,tegra234";
|
||||
|
||||
};
|
||||
10
nv-platform/tegra234-p3971-0000+p3701-0008-nv-safety.dts
Normal file
10
nv-platform/tegra234-p3971-0000+p3701-0008-nv-safety.dts
Normal file
@@ -0,0 +1,10 @@
|
||||
// SPDX-License-Identifier: GPL-2.0
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-p3971-0000+p3701-0008-nv.dts"
|
||||
#include "tegra234-p3740-0002+p3701-0008-safety.dtsi"
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3971-0000+p3701-0008", "safety", "nvidia,p3701-0008", "nvidia,tegra234";
|
||||
|
||||
};
|
||||
13
nv-platform/tegra234-p3971-0000+p3701-0008-nv.dts
Normal file
13
nv-platform/tegra234-p3971-0000+p3701-0008-nv.dts
Normal file
@@ -0,0 +1,13 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
#include "../tegra234-p3701-0008.dtsi"
|
||||
#include "tegra234-p3701-0008.dtsi"
|
||||
#include "tegra234-p3971-0000+p3701-xxxx-nv-common.dtsi"
|
||||
|
||||
/ {
|
||||
model = "NVIDIA p3971-0000+p3701-0008";
|
||||
compatible = "nvidia,p3971-0000+p3701-0008", "nvidia,p3701-0008", "nvidia,tegra234";
|
||||
|
||||
};
|
||||
356
nv-platform/tegra234-p3971-0000+p3701-xxxx-nv-common.dtsi
Normal file
356
nv-platform/tegra234-p3971-0000+p3701-xxxx-nv-common.dtsi
Normal file
@@ -0,0 +1,356 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "nv-soc/tegra234-overlay.dtsi"
|
||||
#include "nv-soc/tegra234-soc-audio-dai-links.dtsi"
|
||||
#include "nv-soc/tegra234-soc-camera.dtsi"
|
||||
|
||||
#include "tegra234-p3971-0000.dtsi"
|
||||
|
||||
/ {
|
||||
aliases {
|
||||
serial0 = &tcu;
|
||||
serial1 = &uarta;
|
||||
};
|
||||
|
||||
serial {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
mc-hwpm@2c10000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
serial@3100000 {
|
||||
compatible = "nvidia,tegra194-hsuart";
|
||||
reset-names = "serial";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3160000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
status = "okay";
|
||||
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
padctl@3520000 {
|
||||
status = "okay";
|
||||
|
||||
pads {
|
||||
usb2 {
|
||||
lanes {
|
||||
usb2-0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-3 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
usb3 {
|
||||
lanes {
|
||||
usb3-0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb3-1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb3-2 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
ports {
|
||||
usb2-0 {
|
||||
mode = "otg";
|
||||
vbus-supply = <&vdd_5v0_sys>;
|
||||
usb-role-switch;
|
||||
role-switch-default-mode = "peripheral";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-1 {
|
||||
mode = "host";
|
||||
vbus-supply = <&vdd_5v0_sys>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-2 {
|
||||
mode = "host";
|
||||
vbus-supply = <&vdd_5v0_sys>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb2-3 {
|
||||
mode = "host";
|
||||
vbus-supply = <&vdd_5v0_sys>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb3-0 {
|
||||
nvidia,usb2-companion = <0>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb3-1 {
|
||||
nvidia,usb2-companion = <3>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb3-2 {
|
||||
nvidia,usb2-companion = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
usb@3550000 {
|
||||
status = "okay";
|
||||
phys = <&{/bus@0/padctl@3520000/pads/usb2/lanes/usb2-0}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb3/lanes/usb3-0}>;
|
||||
phy-names = "usb2-0", "usb3-0";
|
||||
};
|
||||
|
||||
usb@3610000 {
|
||||
status = "okay";
|
||||
phys = <&{/bus@0/padctl@3520000/pads/usb2/lanes/usb2-0}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb2/lanes/usb2-1}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb2/lanes/usb2-2}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb2/lanes/usb2-3}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb3/lanes/usb3-0}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb3/lanes/usb3-1}>,
|
||||
<&{/bus@0/padctl@3520000/pads/usb3/lanes/usb3-2}>;
|
||||
phy-names = "usb2-0", "usb2-1", "usb2-2", "usb2-3", "usb3-0", "usb3-1", "usb3-2";
|
||||
};
|
||||
|
||||
hardware-timestamp@3aa0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@3c00000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@c150000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hardware-timestamp@c1e0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c310000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
mttcan@c320000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
actmon@d230000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hwpm@f100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
nvjpg@15380000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdec@15480000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tsec@15500000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15810000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15820000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15840000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla0@15880000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "okay";
|
||||
|
||||
pva0_niso1_ctx0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx3 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx4 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx5 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx6 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu@17000000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
tegra-hsp@b950000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_mce@e100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpmodel {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soctherm-oc-event {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
sound {
|
||||
status = "okay";
|
||||
compatible = "nvidia,tegra186-audio-graph-card",
|
||||
"nvidia,tegra186-ape";
|
||||
clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
||||
<&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
clock-names = "pll_a", "plla_out0", "extern1";
|
||||
assigned-clocks = <&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
|
||||
|
||||
nvidia-audio-card,name = "NVIDIA IGX500 Orin APE";
|
||||
|
||||
nvidia-audio-card,mclk-fs = <256>;
|
||||
|
||||
nvidia-audio-card,widgets =
|
||||
"Headphone", "CVB-RT Headphone Jack",
|
||||
"Microphone", "CVB-RT Mic Jack",
|
||||
"Microphone", "CVB-RT Int Mic";
|
||||
|
||||
nvidia-audio-card,routing =
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOL",
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOR",
|
||||
"CVB-RT IN1P", "CVB-RT Mic Jack",
|
||||
"CVB-RT IN2P", "CVB-RT Mic Jack",
|
||||
"CVB-RT DMIC1", "CVB-RT Int Mic",
|
||||
"CVB-RT DMIC2", "CVB-RT Int Mic";
|
||||
|
||||
/* I2S4 dai node */
|
||||
nvidia-audio-card,dai-link@79 {
|
||||
link-name = "rt5640-playback";
|
||||
codec {
|
||||
sound-dai = <&rt5640 0>;
|
||||
prefix = "CVB-RT";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
387
nv-platform/tegra234-p3971-0000.dtsi
Normal file
387
nv-platform/tegra234-p3971-0000.dtsi
Normal file
@@ -0,0 +1,387 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/input/linux-event-codes.h>
|
||||
#include <dt-bindings/input/gpio-keys.h>
|
||||
#include "tegra234-dcb-p3971-0000+p3701-0000.dtsi"
|
||||
#include <dt-bindings/sound/rt5640.h>
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901300 {
|
||||
ports {
|
||||
port@1 {
|
||||
endpoint {
|
||||
dai-format = "i2s";
|
||||
remote-endpoint = <&rt5640_ep>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
hda@3510000 {
|
||||
nvidia,model = "NVIDIA IGX500 Orin HDA";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3160000 {
|
||||
status = "okay";
|
||||
|
||||
eeprom@56 {
|
||||
compatible = "atmel,24c02";
|
||||
reg = <0x56>;
|
||||
|
||||
label = "system";
|
||||
vcc-supply = <&vdd_1v8_cvb>;
|
||||
address-width = <8>;
|
||||
pagesize = <8>;
|
||||
size = <256>;
|
||||
read-only;
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
tsec@15500000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
status = "okay";
|
||||
|
||||
rt5640: audio-codec@1c {
|
||||
compatible = "realtek,rt5640";
|
||||
reg = <0x1c>;
|
||||
|
||||
clocks = <&bpmp TEGRA234_CLK_AUD_MCLK>;
|
||||
clock-names = "mclk";
|
||||
|
||||
realtek,dmic1-data-pin = <RT5640_DMIC1_DATA_PIN_NONE>;
|
||||
realtek,dmic2-data-pin = <RT5640_DMIC2_DATA_PIN_NONE>;
|
||||
realtek,jack-detect-source = <RT5640_JD_SRC_HDA_HEADER>;
|
||||
|
||||
/* Codec IRQ output */
|
||||
interrupt-parent = <&gpio>;
|
||||
interrupts = <TEGRA234_MAIN_GPIO(F, 3) GPIO_ACTIVE_HIGH>;
|
||||
|
||||
#sound-dai-cells = <1>;
|
||||
sound-name-prefix = "CVB-RT";
|
||||
|
||||
status = "okay";
|
||||
|
||||
port {
|
||||
rt5640_ep: endpoint {
|
||||
remote-endpoint = <&i2s4_dap>;
|
||||
mclk-fs = <256>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
/* SPI1 in 40 pin conn */
|
||||
spi@3210000 {
|
||||
status = "okay";
|
||||
spi@0 { /* chip select 0 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x0>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
|
||||
spi@1 { /* chips select 1 */
|
||||
compatible = "tegra-spidev";
|
||||
reg = <0x1>;
|
||||
spi-max-frequency = <50000000>;
|
||||
};
|
||||
};
|
||||
|
||||
/* SPI3 is connected to Aurix */
|
||||
spi@3230000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
pwm@3280000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
|
||||
pwm@32f0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/* Enable fan PWM */
|
||||
pwm@32a0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
/*
|
||||
* This is on 40-pin header (pin-18)
|
||||
* On Orin, the pad control configures it as GPIO/SDMMC.
|
||||
* No pwm support.
|
||||
*/
|
||||
pwm@32c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pcie@14100000 {
|
||||
status = "okay";
|
||||
|
||||
vddio-pex-ctl-supply = <&vdd_3v3_ao_cvb>;
|
||||
|
||||
phys = <&p2u_hsio_3>;
|
||||
phy-names = "p2u-0";
|
||||
};
|
||||
|
||||
pcie@14160000 {
|
||||
status = "okay";
|
||||
|
||||
vddio-pex-ctl-supply = <&vdd_3v3_ao_cvb>;
|
||||
|
||||
phys = <&p2u_hsio_4>, <&p2u_hsio_5>, <&p2u_hsio_6>,
|
||||
<&p2u_hsio_7>;
|
||||
phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3";
|
||||
};
|
||||
|
||||
pcie@141a0000 {
|
||||
status = "okay";
|
||||
|
||||
vddio-pex-ctl-supply = <&vdd_3v3_ao_cvb>;
|
||||
|
||||
phys = <&p2u_nvhs_0>, <&p2u_nvhs_1>, <&p2u_nvhs_2>,
|
||||
<&p2u_nvhs_3>, <&p2u_nvhs_4>, <&p2u_nvhs_5>,
|
||||
<&p2u_nvhs_6>, <&p2u_nvhs_7>;
|
||||
phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3", "p2u-4",
|
||||
"p2u-5", "p2u-6", "p2u-7";
|
||||
};
|
||||
|
||||
pcie@141e0000 {
|
||||
status = "okay";
|
||||
|
||||
vddio-pex-ctl-supply = <&vdd_3v3_ao_cvb>;
|
||||
|
||||
phys = <&p2u_gbe_0>, <&p2u_gbe_1>, <&p2u_gbe_2>, <&p2u_gbe_3>,
|
||||
<&p2u_gbe_4>, <&p2u_gbe_5>, <&p2u_gbe_6>, <&p2u_gbe_7>;
|
||||
phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3", "p2u-4",
|
||||
"p2u-5", "p2u-6", "p2u-7";
|
||||
};
|
||||
|
||||
ufshci@2500000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
chosen {
|
||||
bootargs = "console=ttyTCU0,115200n8";
|
||||
stdout-path = "serial0:115200n8";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
data-size = <0x100>;
|
||||
bus@0 {
|
||||
i2c-bus = <&gen1_i2c>;
|
||||
eeprom@1 {
|
||||
slave-address = <0x56>;
|
||||
label = "cvb";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fan: pwm-fan {
|
||||
compatible = "pwm-fan";
|
||||
pwms = <&pwm3 0 45334>;
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
/* fan_nvme is no-stuff, same PWM instance is routed to 40-pin header */
|
||||
fan_nvme: pwm-fan-nvme {
|
||||
compatible = "pwm-fan";
|
||||
pwms = <&pwm8 0 45334>;
|
||||
#cooling-cells = <2>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
gpio-keys {
|
||||
compatible = "gpio-keys";
|
||||
|
||||
key-force-recovery {
|
||||
label = "Force Recovery";
|
||||
gpios = <&gpio TEGRA234_MAIN_GPIO(G, 0) GPIO_ACTIVE_LOW>;
|
||||
linux,input-type = <EV_KEY>;
|
||||
linux,code = <BTN_1>;
|
||||
};
|
||||
|
||||
key-power {
|
||||
label = "Power";
|
||||
gpios = <&gpio_aon TEGRA234_AON_GPIO(EE, 4) GPIO_ACTIVE_LOW>;
|
||||
linux,input-type = <EV_KEY>;
|
||||
linux,code = <KEY_POWER>;
|
||||
wakeup-event-action = <EV_ACT_ASSERTED>;
|
||||
wakeup-source;
|
||||
};
|
||||
};
|
||||
|
||||
vcc_src_20v_cvb: regulator-vcc-src-fet {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <1>;
|
||||
regulator-name = "VCC_SRC_FET";
|
||||
regulator-min-microvolt = <20000000>;
|
||||
regulator-max-microvolt = <20000000>;
|
||||
regulator-always-on;
|
||||
regulator-boot-on;
|
||||
};
|
||||
|
||||
vdd_5v_cvb: vdd_5v_ao_cvb: regulator-vdd-5v-ao {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <2>;
|
||||
regulator-name = "VDD_5V_AO";
|
||||
regulator-min-microvolt = <5000000>;
|
||||
regulator-max-microvolt = <5000000>;
|
||||
regulator-always-on;
|
||||
};
|
||||
|
||||
vdd_3v3_cbv: regulator-vdd-3v3 {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <3>;
|
||||
regulator-name = "VDD_3V3";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
};
|
||||
|
||||
vdd_3v3_ao_cvb: regulator-vdd-3v3-ao {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <4>;
|
||||
regulator-name = "VDD_3V3_AO";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
regulator-always-on;
|
||||
};
|
||||
|
||||
vdd_1v8_cvb: regulator-vdd-1v8 {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <5>;
|
||||
regulator-name = "VDD_1V8";
|
||||
regulator-min-microvolt = <1800000>;
|
||||
regulator-max-microvolt = <1800000>;
|
||||
};
|
||||
|
||||
vdd_12v_cvb: regulator-vdd-12v {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <6>;
|
||||
regulator-name = "VDD_12V";
|
||||
regulator-min-microvolt = <12000000>;
|
||||
regulator-max-microvolt = <12000000>;
|
||||
gpio = <&gpio TEGRA234_MAIN_GPIO(A, 1) GPIO_ACTIVE_LOW>;
|
||||
regulator-always-on;
|
||||
};
|
||||
|
||||
vdd_3v3_dp_en: regulator-vdd-3v3-dp-en {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <7>;
|
||||
regulator-name = "VDD_3V3_DP_EN";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
gpio = <&gpio TEGRA234_MAIN_GPIO(H, 6) GPIO_ACTIVE_HIGH>;
|
||||
regulator-always-on;
|
||||
enable-active-high;
|
||||
};
|
||||
|
||||
sound {
|
||||
status = "okay";
|
||||
|
||||
compatible = "nvidia,tegra186-audio-graph-card";
|
||||
|
||||
dais = /* ADMAIF (FE) Ports */
|
||||
<&admaif0_port>, <&admaif1_port>, <&admaif2_port>, <&admaif3_port>,
|
||||
<&admaif4_port>, <&admaif5_port>, <&admaif6_port>, <&admaif7_port>,
|
||||
<&admaif8_port>, <&admaif9_port>, <&admaif10_port>, <&admaif11_port>,
|
||||
<&admaif12_port>, <&admaif13_port>, <&admaif14_port>, <&admaif15_port>,
|
||||
<&admaif16_port>, <&admaif17_port>, <&admaif18_port>, <&admaif19_port>,
|
||||
/* XBAR Ports */
|
||||
<&xbar_i2s1_port>, <&xbar_i2s2_port>, <&xbar_i2s4_port>,
|
||||
<&xbar_i2s6_port>, <&xbar_dmic3_port>,
|
||||
<&xbar_sfc1_in_port>, <&xbar_sfc2_in_port>,
|
||||
<&xbar_sfc3_in_port>, <&xbar_sfc4_in_port>,
|
||||
<&xbar_mvc1_in_port>, <&xbar_mvc2_in_port>,
|
||||
<&xbar_amx1_in1_port>, <&xbar_amx1_in2_port>,
|
||||
<&xbar_amx1_in3_port>, <&xbar_amx1_in4_port>,
|
||||
<&xbar_amx2_in1_port>, <&xbar_amx2_in2_port>,
|
||||
<&xbar_amx2_in3_port>, <&xbar_amx2_in4_port>,
|
||||
<&xbar_amx3_in1_port>, <&xbar_amx3_in2_port>,
|
||||
<&xbar_amx3_in3_port>, <&xbar_amx3_in4_port>,
|
||||
<&xbar_amx4_in1_port>, <&xbar_amx4_in2_port>,
|
||||
<&xbar_amx4_in3_port>, <&xbar_amx4_in4_port>,
|
||||
<&xbar_adx1_in_port>, <&xbar_adx2_in_port>,
|
||||
<&xbar_adx3_in_port>, <&xbar_adx4_in_port>,
|
||||
<&xbar_mix_in1_port>, <&xbar_mix_in2_port>,
|
||||
<&xbar_mix_in3_port>, <&xbar_mix_in4_port>,
|
||||
<&xbar_mix_in5_port>, <&xbar_mix_in6_port>,
|
||||
<&xbar_mix_in7_port>, <&xbar_mix_in8_port>,
|
||||
<&xbar_mix_in9_port>, <&xbar_mix_in10_port>,
|
||||
<&xbar_asrc_in1_port>, <&xbar_asrc_in2_port>,
|
||||
<&xbar_asrc_in3_port>, <&xbar_asrc_in4_port>,
|
||||
<&xbar_asrc_in5_port>, <&xbar_asrc_in6_port>,
|
||||
<&xbar_asrc_in7_port>,
|
||||
<&xbar_ope1_in_port>,
|
||||
/* HW accelerators */
|
||||
<&sfc1_out_port>, <&sfc2_out_port>,
|
||||
<&sfc3_out_port>, <&sfc4_out_port>,
|
||||
<&mvc1_out_port>, <&mvc2_out_port>,
|
||||
<&amx1_out_port>, <&amx2_out_port>,
|
||||
<&amx3_out_port>, <&amx4_out_port>,
|
||||
<&adx1_out1_port>, <&adx1_out2_port>,
|
||||
<&adx1_out3_port>, <&adx1_out4_port>,
|
||||
<&adx2_out1_port>, <&adx2_out2_port>,
|
||||
<&adx2_out3_port>, <&adx2_out4_port>,
|
||||
<&adx3_out1_port>, <&adx3_out2_port>,
|
||||
<&adx3_out3_port>, <&adx3_out4_port>,
|
||||
<&adx4_out1_port>, <&adx4_out2_port>,
|
||||
<&adx4_out3_port>, <&adx4_out4_port>,
|
||||
<&mix_out1_port>, <&mix_out2_port>, <&mix_out3_port>,
|
||||
<&mix_out4_port>, <&mix_out5_port>,
|
||||
<&asrc_out1_port>, <&asrc_out2_port>, <&asrc_out3_port>,
|
||||
<&asrc_out4_port>, <&asrc_out5_port>, <&asrc_out6_port>,
|
||||
<&ope1_out_port>,
|
||||
/* BE I/O Ports */
|
||||
<&i2s1_port>, <&i2s2_port>, <&i2s4_port>, <&i2s6_port>,
|
||||
<&dmic3_port>;
|
||||
|
||||
label = "NVIDIA IGX500 Orin APE";
|
||||
|
||||
widgets = "Microphone", "CVB-RT MIC Jack",
|
||||
"Microphone", "CVB-RT MIC",
|
||||
"Headphone", "CVB-RT HP Jack",
|
||||
"Speaker", "CVB-RT SPK";
|
||||
|
||||
routing = /* I2S4 <-> RT5640 */
|
||||
"CVB-RT AIF1 Playback", "I2S4 DAP-Playback",
|
||||
"I2S4 DAP-Capture", "CVB-RT AIF1 Capture",
|
||||
/* RT5640 codec controls */
|
||||
"CVB-RT HP Jack", "CVB-RT HPOL",
|
||||
"CVB-RT HP Jack", "CVB-RT HPOR",
|
||||
"CVB-RT IN1P", "CVB-RT MIC Jack",
|
||||
"CVB-RT IN2P", "CVB-RT MIC Jack",
|
||||
"CVB-RT IN2N", "CVB-RT MIC Jack",
|
||||
"CVB-RT IN3P", "CVB-RT MIC Jack",
|
||||
"CVB-RT SPK", "CVB-RT SPOLP",
|
||||
"CVB-RT SPK", "CVB-RT SPORP",
|
||||
"CVB-RT SPK", "CVB-RT LOUTL",
|
||||
"CVB-RT SPK", "CVB-RT LOUTR",
|
||||
"CVB-RT DMIC1", "CVB-RT MIC",
|
||||
"CVB-RT DMIC2", "CVB-RT MIC";
|
||||
};
|
||||
};
|
||||
795
nv-soc/tegra234-base-overlay.dtsi
Normal file
795
nv-soc/tegra234-base-overlay.dtsi
Normal file
@@ -0,0 +1,795 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
// This file contains the additional parameters which are missing from DT nodes of T234
|
||||
// available in base/tegra234.dtsi
|
||||
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
#include <dt-bindings/reset/tegra234-reset.h>
|
||||
#include <dt-bindings/memory/tegra234-mc.h>
|
||||
#include <dt-bindings/interrupt-controller/irq.h>
|
||||
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
||||
#include <dt-bindings/interrupt/tegra234-irq.h>
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
#include <dt-bindings/p2u/tegra234-p2u.h>
|
||||
#include <dt-bindings/power/tegra234-powergate.h>
|
||||
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
|
||||
|
||||
#define TEGRA234_POWER_DOMAIN_PVA 30U
|
||||
#define TEGRA234_POWER_DOMAIN_GPU 35U
|
||||
#define TEGRA234_POWER_DOMAIN_DLAA 32U
|
||||
#define TEGRA234_POWER_DOMAIN_DLAB 33U
|
||||
|
||||
/ {
|
||||
aliases {
|
||||
i2c0 = "/bus@0/i2c@3160000";
|
||||
i2c1 = "/bus@0/i2c@c240000";
|
||||
i2c2 = "/bus@0/i2c@3180000";
|
||||
i2c3 = "/bus@0/i2c@3190000";
|
||||
i2c4 = "/bpmp/i2c";
|
||||
i2c5 = "/bus@0/i2c@31b0000";
|
||||
i2c6 = "/bus@0/i2c@31c0000";
|
||||
i2c7 = "/bus@0/i2c@c250000";
|
||||
i2c8 = "/bus@0/i2c@31e0000";
|
||||
qspi0 = "/bus@0/spi@3270000";
|
||||
rtc0 = "/bpmp/i2c/vrs@3c";
|
||||
rtc1 = "/bus@0/rtc@c2a0000";
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
pcie@140a0000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE8>;
|
||||
};
|
||||
|
||||
pcie@140c0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE9>;
|
||||
};
|
||||
|
||||
pcie@140e0000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE10>;
|
||||
};
|
||||
|
||||
pcie@14100000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE1>;
|
||||
};
|
||||
|
||||
pcie@14120000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE2>;
|
||||
};
|
||||
|
||||
pcie@14140000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE3>;
|
||||
};
|
||||
|
||||
pcie@14160000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE4>;
|
||||
};
|
||||
|
||||
pcie@14180000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE0>;
|
||||
};
|
||||
|
||||
pcie@141a0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE5>;
|
||||
};
|
||||
|
||||
pcie@141c0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE6>;
|
||||
};
|
||||
|
||||
pcie@141e0000 {
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE7>;
|
||||
};
|
||||
|
||||
pcie-ep@141a0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE5>;
|
||||
};
|
||||
|
||||
pcie-ep@141c0000{
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_PCIE6>;
|
||||
};
|
||||
|
||||
pcie-ep@141e0000{
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE7>;
|
||||
};
|
||||
|
||||
pcie-ep@140e0000{
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PCIE10>;
|
||||
};
|
||||
|
||||
hda@3510000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_HDA>;
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
assigned-clocks = <&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLA_OUT0>,
|
||||
<&bpmp TEGRA234_CLK_AHUB>;
|
||||
assigned-clock-parents = <0>,
|
||||
<&bpmp TEGRA234_CLK_PLLA>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
assigned-clock-rates = <294912000>,
|
||||
<49152000>,
|
||||
<81600000>;
|
||||
|
||||
#sound-dai-cells = <1>;
|
||||
|
||||
/*
|
||||
* Below modules are upstreamed and present in v5.15,
|
||||
* but not yet feature complete. Thus use OOT driver
|
||||
* versions for now.
|
||||
*/
|
||||
i2s@2901000 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <0>;
|
||||
};
|
||||
|
||||
i2s@2901100 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <1>;
|
||||
};
|
||||
|
||||
i2s@2901200 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <2>;
|
||||
};
|
||||
|
||||
i2s@2901300 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <3>;
|
||||
};
|
||||
|
||||
i2s@2901400 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <4>;
|
||||
};
|
||||
|
||||
i2s@2901500 {
|
||||
#sound-dai-cells = <1>;
|
||||
nvidia,ahub-i2s-id = <5>;
|
||||
};
|
||||
|
||||
dmic@2904000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
dmic@2904100 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
dmic@2904200 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
dmic@2904300 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
dspk@2905000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
dspk@2905100 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
admaif@290f000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
/*
|
||||
* Below modules are upstreamed. DT device nodes
|
||||
* are backported. But drivers are not in v5.15.
|
||||
* Thus use existing downstream drivers and add
|
||||
* '#sound-dai-cells' property needed for downstream
|
||||
* machine driver.
|
||||
*/
|
||||
sfc@2902000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
sfc@2902200 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
sfc@2902400 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
sfc@2902600 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
amx@2903000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
amx@2903100 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
amx@2903200 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
amx@2903300 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
adx@2903800 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
adx@2903900 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
adx@2903a00 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
adx@2903b00 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
mvc@290a000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
mvc@290a200 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
amixer@290bb00 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
processing-engine@2908000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
|
||||
asrc@2910000 {
|
||||
#sound-dai-cells = <1>;
|
||||
};
|
||||
};
|
||||
|
||||
/*
|
||||
* Placeholder for ADSP audio device.
|
||||
* Not required for L4T releases, will be
|
||||
* enabled as and when needed.
|
||||
*/
|
||||
tegra_adsp_audio: adsp_audio {
|
||||
#sound-dai-cells = <1>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
ethernet@2310000 {
|
||||
compatible = "nvidia,nveqos";
|
||||
reg = <0x0 0x02310000 0x0 0x10000>, /* EQOS Base Register */
|
||||
<0x0 0x023D0000 0x0 0x10000>, /* MACSEC Base Register */
|
||||
<0x0 0x02300000 0x0 0x10000>; /* HV Base Register */
|
||||
reg-names = "mac", "macsec-base", "hypervisor";
|
||||
interrupts = <0 194 0x4>, /* common */
|
||||
<0 186 0x4>, /* vm0 */
|
||||
<0 187 0x4>, /* vm1 */
|
||||
<0 188 0x4>, /* vm2 */
|
||||
<0 189 0x4>, /* vm3 */
|
||||
<0 190 0x4>, /* MACsec non-secure intr */
|
||||
<0 191 0x4>; /* MACsec secure intr */
|
||||
interrupt-names = "common", "vm0", "vm1", "vm2", "vm3",
|
||||
"macsec-ns-irq", "macsec-s-irq";
|
||||
resets = <&bpmp TEGRA234_RESET_EQOS>,
|
||||
<&bpmp TEGRA234_RESET_EQOS_MACSEC>; /* MACsec non-secure reset */
|
||||
reset-names = "mac", "macsec_ns_rst";
|
||||
clocks = <&bpmp TEGRA234_CLK_PLLREFE_VCOOUT>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_AXI>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_RX>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_PTP_REF>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_TX>,
|
||||
<&bpmp TEGRA234_CLK_AXI_CBB>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_RX_M>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_RX_INPUT>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_MACSEC_TX>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_TX_DIVIDER>,
|
||||
<&bpmp TEGRA234_CLK_EQOS_MACSEC_RX>;
|
||||
clock-names = "pllrefe_vcoout", "eqos_axi", "eqos_rx",
|
||||
"eqos_ptp_ref", "eqos_tx", "axi_cbb",
|
||||
"eqos_rx_m", "eqos_rx_input",
|
||||
"eqos_macsec_tx", "eqos_tx_divider",
|
||||
"eqos_macsec_rx";
|
||||
#if TEGRA_IOMMU_DT_VERSION >= DT_VERSION_2
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_EQOSR>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_EQOSW>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
#endif
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_EQOS>;
|
||||
nvidia,num-dma-chans = <8>;
|
||||
nvidia,num-mtl-queues = <8>;
|
||||
nvidia,mtl-queues = <0 1 2 3 4 5 6 7>;
|
||||
nvidia,dma-chans = <0 1 2 3 4 5 6 7>;
|
||||
nvidia,tc-mapping = <0 1 2 3 4 5 6 7>;
|
||||
/* Residual Queue can be any valid queue except RxQ0 */
|
||||
nvidia,residual-queue = <1>;
|
||||
nvidia,rx-queue-prio = <0x2 0x1 0x30 0x48 0x0 0x0 0x0 0x0>;
|
||||
nvidia,tx-queue-prio = <0x0 0x7 0x2 0x3 0x0 0x0 0x0 0x0>;
|
||||
nvidia,rxq_enable_ctrl = <2 2 2 2 2 2 2 2>;
|
||||
nvidia,vm-irq-config = <&eqos_vm_irq_config>;
|
||||
status = "disabled";
|
||||
nvidia,dcs-enable = <0x1>;
|
||||
nvidia,macsec-enable = <0>;
|
||||
nvidia,pad_calibration = <0x1>;
|
||||
/* pad calibration 2's complement offset for pull-down value */
|
||||
nvidia,pad_auto_cal_pd_offset = <0x0>;
|
||||
/* pad calibration 2's complement offset for pull-up value */
|
||||
nvidia,pad_auto_cal_pu_offset = <0x0>;
|
||||
nvidia,rx_riwt = <512>;
|
||||
nvidia,rx_frames = <64>;
|
||||
nvidia,tx_usecs = <256>;
|
||||
nvidia,tx_frames = <5>;
|
||||
nvidia,promisc_mode = <1>;
|
||||
nvidia,slot_num_check = <0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0>;
|
||||
nvidia,slot_intvl_vals = <0x0 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D>;
|
||||
nvidia,ptp_ref_clock_speed = <208333334>;
|
||||
nvidia,instance_id = <4>; /* EQOS instance */
|
||||
nvidia,ptp-rx-queue = <3>;
|
||||
pinctrl-names = "mii_rx_disable", "mii_rx_enable";
|
||||
pinctrl-0 = <&eqos_mii_rx_input_state_disable>;
|
||||
pinctrl-1 = <&eqos_mii_rx_input_state_enable>;
|
||||
nvidia,dma_rx_ring_sz = <1024>;
|
||||
nvidia,dma_tx_ring_sz = <1024>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
ethernet@6800000 {
|
||||
reg = <0x0 0x06800000 0x0 0x10000>, /* HV base */
|
||||
<0x0 0x06810000 0x0 0x10000>, /* MGBE base */
|
||||
<0x0 0x068A0000 0x0 0x10000>, /* XPCS base */
|
||||
<0x0 0x068D0000 0x0 0x10000>; /* MACsec RM base */
|
||||
reg-names = "hypervisor", "mac", "xpcs", "macsec-base";
|
||||
interrupts = <0 384 0x4>, /* common */
|
||||
<0 385 0x4>, /* vm0 */
|
||||
<0 386 0x4>, /* vm1 */
|
||||
<0 387 0x4>, /* vm2 */
|
||||
<0 388 0x4>, /* vm3 */
|
||||
<0 389 0x4>, /* vm4 */
|
||||
<0 390 0x4>, /* MACsec non-secure intr */
|
||||
<0 391 0x4>; /* MACsec secure intr */
|
||||
interrupt-names = "common", "vm0", "vm1", "vm2", "vm3", "vm4",
|
||||
"macsec-ns-irq", "macsec-s-irq";
|
||||
resets = <&bpmp TEGRA234_RESET_MGBE0_MAC>,
|
||||
<&bpmp TEGRA234_RESET_MGBE0_PCS>,
|
||||
<&bpmp TEGRA234_RESET_MGBE0_MACSEC>; /* MACsec non-secure reset */
|
||||
reset-names = "mac", "pcs", "macsec_ns_rst";
|
||||
clocks = <&bpmp TEGRA234_CLK_MGBE0_RX_INPUT_M>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_M>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS_INPUT>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_RX_PCS>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_TX>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_TX_PCS>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_MAC_DIVIDER>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_MAC>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_EEE_PCS>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_APP>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_PTP_REF>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_MACSEC>,
|
||||
<&bpmp TEGRA234_CLK_MGBE0_RX_INPUT>;
|
||||
clock-names = "rx-input-m", "rx-pcs-m", "rx-pcs-input",
|
||||
"rx-pcs", "tx", "tx-pcs", "mac-divider",
|
||||
"mac", "eee-pcs", "mgbe", "ptp-ref",
|
||||
"mgbe_macsec", "rx-input";
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEARD>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_MGBEAWR>;
|
||||
nvidia,vm-irq-config = <&mgbe_vm_irq_config>;
|
||||
nvidia,num-dma-chans = <10>;
|
||||
nvidia,dma-chans = <0 1 2 3 4 5 6 7 8 9>;
|
||||
nvidia,num-mtl-queues = <10>;
|
||||
nvidia,mtl-queues = <0 1 2 3 4 5 6 7 8 9>;
|
||||
nvidia,tc-mapping = <0 1 2 3 4 5 6 7 0 1>;
|
||||
/* Residual Queue can be any valid queue except RxQ0 */
|
||||
nvidia,residual-queue = <1>;
|
||||
nvidia,rxq_enable_ctrl = <2 2 2 2 2 2 2 2 2 2>;
|
||||
nvidia,tx-queue-prio = <0 1 2 3 4 5 6 7 0 0>;
|
||||
nvidia,rx-queue-prio = <0x1 0x2 0x4 0x8 0x10 0x20 0x40 0x80 0x0 0x0>;
|
||||
nvidia,dcs-enable = <0x1>;
|
||||
nvidia,macsec-enable = <0>;
|
||||
nvidia,rx_riwt = <512>;
|
||||
nvidia,rx_frames = <64>;
|
||||
nvidia,tx_usecs = <256>;
|
||||
nvidia,tx_frames = <16>;
|
||||
nvidia,promisc_mode = <1>;
|
||||
nvidia,slot_num_check = <0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0>;
|
||||
nvidia,slot_intvl_vals = <0x0 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D 0x7D>;
|
||||
nvidia,ptp_ref_clock_speed = <312500000>;
|
||||
nvidia,instance_id = <0>; /* MGBE0 instance */
|
||||
nvidia,ptp-rx-queue = <3>;
|
||||
nvidia,dma_rx_ring_sz = <4096>;
|
||||
nvidia,dma_tx_ring_sz = <4096>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
interrupt-parent = <&gic>;
|
||||
|
||||
ranges = <0x0 0x14800000 0x0 0x14800000 0x0 0x02000000>,
|
||||
<0x0 0x24700000 0x0 0x24700000 0x0 0x00080000>;
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
dma-names = "rx", "tx";
|
||||
dma-coherent;
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_QSPI0>;
|
||||
};
|
||||
|
||||
hardware-timestamp@3aa0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
sce-fabric@b600000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
hardware-timestamp@c1e0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
dce-fabric@de00000 {
|
||||
compatible = "nvidia,tegra234-dce-fabric";
|
||||
};
|
||||
|
||||
i2c@3160000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
nvidia,hw-instance-id = <0x7>;
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
pwm@3280000 {
|
||||
compatible = "nvidia,tegra234-pwm",
|
||||
"nvidia,tegra194-pwm";
|
||||
};
|
||||
|
||||
phy@3e00000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L0_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID0>;
|
||||
};
|
||||
|
||||
phy@3e10000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L1_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID1>;
|
||||
};
|
||||
|
||||
phy@3e20000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L2_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID2>;
|
||||
};
|
||||
|
||||
phy@3e30000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L3_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID3>;
|
||||
};
|
||||
|
||||
phy@3e40000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L4_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID4>;
|
||||
};
|
||||
|
||||
phy@3e50000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L5_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID5>;
|
||||
};
|
||||
|
||||
phy@3e60000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L6_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID6>;
|
||||
};
|
||||
|
||||
phy@3e70000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_HSIO_L7_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID7>;
|
||||
};
|
||||
|
||||
phy@3e90000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L0_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID8>;
|
||||
};
|
||||
|
||||
phy@3ea0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L1_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID9>;
|
||||
};
|
||||
|
||||
phy@3eb0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L2_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID10>;
|
||||
};
|
||||
|
||||
phy@3ec0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L3_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID11>;
|
||||
};
|
||||
|
||||
phy@3ed0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L4_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID12>;
|
||||
};
|
||||
|
||||
phy@3ee0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L5_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID13>;
|
||||
};
|
||||
|
||||
phy@3ef0000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L6_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID14>;
|
||||
};
|
||||
|
||||
phy@3f00000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_NVHS_L7_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID15>;
|
||||
};
|
||||
|
||||
phy@3f20000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L0_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID16>;
|
||||
};
|
||||
|
||||
phy@3f30000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L1_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID17>;
|
||||
};
|
||||
|
||||
phy@3f40000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L2_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID18>;
|
||||
};
|
||||
|
||||
phy@3f50000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L3_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID19>;
|
||||
};
|
||||
|
||||
phy@3f60000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L4_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID20>;
|
||||
};
|
||||
|
||||
phy@3f70000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L5_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID21>;
|
||||
};
|
||||
|
||||
phy@3f80000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L6_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID22>;
|
||||
};
|
||||
|
||||
phy@3f90000 {
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_GBE_L7_P2U IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "intr";
|
||||
|
||||
nvidia,bpmp = <&bpmp TEGRA234_P2U_LANE_ID23>;
|
||||
};
|
||||
|
||||
mmc@3460000 {
|
||||
mmc-ddr-1_8v;
|
||||
mmc-hs200-1_8v;
|
||||
mmc-hs400-1_8v;
|
||||
mmc-hs400-enhanced-strobe;
|
||||
cap-sd-highspeed;
|
||||
cap-mmc-highspeed;
|
||||
};
|
||||
|
||||
smmu_test {
|
||||
compatible = "nvidia,smmu_test";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_SMMU_TEST>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
entry-method = "psci";
|
||||
|
||||
C7: c7 {
|
||||
compatible = "arm,idle-state";
|
||||
arm,psci-suspend-param = <0x40000007>;
|
||||
min-residency-us = <30000>;
|
||||
wakeup-latency-us = <5000>;
|
||||
idle-state-name = "Core powergate";
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
cpu@0 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@100 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@200 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@300 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@10000 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@10100 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@10200 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@10300 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@20000 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@20100 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@20200 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
|
||||
cpu@20300 {
|
||||
cpu-idle-states = <&C7>;
|
||||
};
|
||||
};
|
||||
|
||||
mgbe_vm_irq_config: mgbe-vm-irq-config {
|
||||
nvidia,num-vm-irqs = <5>;
|
||||
vm_irq1 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <0 1>;
|
||||
nvidia,vm-num = <0>;
|
||||
nvidia,vm-irq-id = <0>;
|
||||
};
|
||||
vm_irq2 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <2 3>;
|
||||
nvidia,vm-num = <1>;
|
||||
nvidia,vm-irq-id = <1>;
|
||||
};
|
||||
vm_irq3 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <4 5>;
|
||||
nvidia,vm-num = <2>;
|
||||
nvidia,vm-irq-id = <2>;
|
||||
};
|
||||
vm_irq4 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <6 7>;
|
||||
nvidia,vm-num = <3>;
|
||||
nvidia,vm-irq-id = <3>;
|
||||
};
|
||||
vm_irq5 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <8 9>;
|
||||
nvidia,vm-num = <4>;
|
||||
nvidia,vm-irq-id = <4>;
|
||||
};
|
||||
};
|
||||
|
||||
eqos_vm_irq_config: vm-irq-config {
|
||||
nvidia,num-vm-irqs = <4>;
|
||||
vm_irq1 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <0 1>;
|
||||
nvidia,vm-num = <0>;
|
||||
nvidia,vm-irq-id = <0>;
|
||||
};
|
||||
vm_irq2 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <2 3>;
|
||||
nvidia,vm-num = <1>;
|
||||
nvidia,vm-irq-id = <1>;
|
||||
};
|
||||
vm_irq3 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <4 5>;
|
||||
nvidia,vm-num = <2>;
|
||||
nvidia,vm-irq-id = <2>;
|
||||
};
|
||||
vm_irq4 {
|
||||
nvidia,num-vm-channels = <2>;
|
||||
nvidia,vm-channels = <6 7>;
|
||||
nvidia,vm-num = <3>;
|
||||
nvidia,vm-irq-id = <3>;
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,8 +1,9 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-base-overlay.dtsi"
|
||||
#include "tegra234-soc-overlay.dtsi"
|
||||
#include "tegra234-soc-prod-overlay.dtsi"
|
||||
#include "tegra234-soc-display-overlay.dtsi"
|
||||
|
||||
/ {
|
||||
2276
nv-soc/tegra234-soc-audio-dai-links.dtsi
Normal file
2276
nv-soc/tegra234-soc-audio-dai-links.dtsi
Normal file
File diff suppressed because it is too large
Load Diff
270
nv-soc/tegra234-soc-camera.dtsi
Normal file
270
nv-soc/tegra234-soc-camera.dtsi
Normal file
@@ -0,0 +1,270 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/*
|
||||
* tegra234-soc-camera.dtsi: Camera RTCPU DTSI file.
|
||||
*/
|
||||
|
||||
|
||||
#include <dt-bindings/mailbox/tegra186-hsp.h>
|
||||
#include <dt-bindings/interrupt/tegra234-irq.h>
|
||||
#include <dt-bindings/power/tegra234-powergate.h>
|
||||
#include <dt-bindings/memory/tegra234-mc.h>
|
||||
|
||||
/ {
|
||||
aliases { /* RCE is the Camera RTCPU */
|
||||
tegra-camera-rtcpu = "/rtcpu@bc00000";
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
vi0: vi0@15c00000 {
|
||||
compatible = "nvidia,tegra234-vi";
|
||||
clocks = <&bpmp TEGRA234_CLK_VI>;
|
||||
clock-names = "vi";
|
||||
nvidia,vi-falcon-device = <&vi0_thi>;
|
||||
resets = <&bpmp TEGRA234_RESET_VI>;
|
||||
reset-names = "vi0";
|
||||
iommus = <&smmu_iso TEGRA234_SID_ISO_VI>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_VIW &emc>;
|
||||
interconnect-names = "write";
|
||||
dma-noncoherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vi0_thi: vi0-thi@15f00000 {
|
||||
compatible = "nvidia,tegra234-vi-thi";
|
||||
resets = <&bpmp TEGRA234_RESET_VI>;
|
||||
reset-names = "vi0_thi";
|
||||
iommus = <&smmu_iso TEGRA234_SID_ISO_VI>;
|
||||
dma-noncoherent;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_VI2FALR &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_VI2FALW &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vi1: vi1@14c00000 {
|
||||
compatible = "nvidia,tegra234-vi";
|
||||
clocks = <&bpmp TEGRA234_CLK_VI>;
|
||||
clock-names = "vi";
|
||||
nvidia,vi-falcon-device = <&vi1_thi>;
|
||||
resets = <&bpmp TEGRA234_RESET_VI2>;
|
||||
reset-names = "vi1";
|
||||
iommus = <&smmu_iso TEGRA234_SID_ISO_VI2>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_VI2W &emc>;
|
||||
interconnect-names = "write";
|
||||
dma-noncoherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vi1_thi: vi1-thi@14f00000 {
|
||||
compatible = "nvidia,tegra234-vi-thi";
|
||||
resets = <&bpmp TEGRA234_RESET_VI2>;
|
||||
reset-names = "vi1_thi";
|
||||
iommus = <&smmu_iso TEGRA234_SID_ISO_VI2>;
|
||||
dma-noncoherent;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_VIFALR &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_VIFALW &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
isp: isp@14800000 {
|
||||
compatible = "nvidia,tegra194-isp";
|
||||
reg = <0x0 0x14800000 0x0 0x00010000>;
|
||||
|
||||
resets = <&bpmp TEGRA234_RESET_ISP>;
|
||||
reset-names = "isp";
|
||||
clocks = <&bpmp TEGRA234_CLK_ISP>;
|
||||
clock-names = "isp";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_ISPA>;
|
||||
nvidia,isp-falcon-device = <&isp_thi>;
|
||||
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_ISP>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
isp_thi: isp-thi@14b00000 {
|
||||
compatible = "nvidia,tegra194-isp-thi";
|
||||
resets = <&bpmp TEGRA234_RESET_ISP>;
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_ISP>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvcsi: nvcsi@15a00000 {
|
||||
compatible = "nvidia,tegra194-nvcsi";
|
||||
resets = <&bpmp TEGRA234_RESET_NVCSI>;
|
||||
reset-names = "nvcsi";
|
||||
clocks = <&bpmp TEGRA234_CLK_NVCSI>;
|
||||
clock-names = "nvcsi";
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
tegra_rce: rtcpu@bc00000 {
|
||||
compatible = "nvidia,tegra194-rce";
|
||||
|
||||
nvidia,cpu-name = "rce";
|
||||
|
||||
reg = <0 0xbc00000 0 0x1000>, /* RCE EVP (RCE_ATCM_EVP) */
|
||||
<0 0xb9f0000 0 0x40000>, /* RCE PM */
|
||||
<0 0xb840000 0 0x10000>,
|
||||
<0 0xb850000 0 0x10000>;
|
||||
|
||||
reg-names = "rce-evp", "rce-pm",
|
||||
"ast-cpu", "ast-dma";
|
||||
|
||||
clocks =
|
||||
<&bpmp TEGRA234_CLK_RCE_CPU_NIC>,
|
||||
<&bpmp TEGRA234_CLK_RCE_NIC>,
|
||||
<&bpmp TEGRA234_CLK_RCE_CPU>;
|
||||
clock-names = "rce-cpu-nic", "rce-nic", "rce-cpu";
|
||||
|
||||
nvidia,clock-rates =
|
||||
<115200000 601600000>,
|
||||
<115200000 601600000>,
|
||||
<115200000 601600000>;
|
||||
|
||||
resets = <&bpmp TEGRA234_RESET_RCE_ALL>;
|
||||
reset-names = "rce-all";
|
||||
|
||||
interrupts = <GIC_SPI TEGRA234_IRQ_RCE_WDT_REMOTE IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "wdt-remote";
|
||||
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_RCE>;
|
||||
memory-region = <&rce_resv>;
|
||||
dma-coherent;
|
||||
|
||||
/* Memory bandwidth in kB/s during boot */
|
||||
nvidia,test-bw = <2400000>;
|
||||
|
||||
nvidia,trace = <&rtcpu_trace 4 0x70100000 0x100000>;
|
||||
nvidia,ivc-channels = <&camera_ivc_channels 2 0x90000000 0x10000>;
|
||||
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_RCER &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_RCEW &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
|
||||
nvidia,autosuspend-delay-ms = <5000>;
|
||||
status = "okay";
|
||||
|
||||
hsp-vm1 {
|
||||
compatible = "nvidia,tegra-camrtc-hsp-vm";
|
||||
mboxes =
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(0)>,
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(1)>,
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SS 0>;
|
||||
mbox-names = "vm-tx", "vm-rx", "vm-ss";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp-vm2 {
|
||||
compatible = "nvidia,tegra-camrtc-hsp-vm";
|
||||
mboxes =
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(2)>,
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(3)>,
|
||||
<&hsp_rce TEGRA_HSP_MBOX_TYPE_SS 1>;
|
||||
mbox-names = "vm-tx", "vm-rx", "vm-ss";
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
camera_ivc_channels: camera-ivc-channels {
|
||||
echo@0 {
|
||||
compatible = "nvidia,tegra186-camera-ivc-protocol-echo";
|
||||
nvidia,service = "echo";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <16>;
|
||||
nvidia,frame-size = <64>;
|
||||
};
|
||||
dbg@1 {
|
||||
/* This is raw channel exposed as device */
|
||||
compatible = "nvidia,tegra186-camera-ivc-protocol-dbg";
|
||||
nvidia,service = "debug";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <1>;
|
||||
nvidia,frame-size = <512>;
|
||||
};
|
||||
dbg@2 {
|
||||
/* This is exposed in debugfs */
|
||||
compatible = "nvidia,tegra186-camera-ivc-protocol-debug";
|
||||
nvidia,service = "debug";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <1>;
|
||||
nvidia,frame-size = <8192>;
|
||||
nvidia,ivc-timeout = <50>;
|
||||
nvidia,test-timeout = <5000>;
|
||||
nvidia,mem-map = <&tegra_rce &vi0 &isp &vi1>;
|
||||
/* Memory bandwidth in kB/s during tests */
|
||||
nvidia,test-bw = <2400000>;
|
||||
};
|
||||
ivccontrol@3 {
|
||||
compatible = "nvidia,tegra186-camera-ivc-protocol-capture-control";
|
||||
nvidia,service = "capture-control";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <64>;
|
||||
nvidia,frame-size = <320>;
|
||||
};
|
||||
ivccapture@4 {
|
||||
compatible = "nvidia,tegra186-camera-ivc-protocol-capture";
|
||||
nvidia,service = "capture";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <512>;
|
||||
nvidia,frame-size = <64>;
|
||||
};
|
||||
diag@5 {
|
||||
compatible = "nvidia,tegra186-camera-diagnostics";
|
||||
nvidia,service = "diag";
|
||||
nvidia,version = <0>;
|
||||
nvidia,group = <1>;
|
||||
nvidia,frame-count = <1>;
|
||||
nvidia,frame-size = <64>;
|
||||
};
|
||||
};
|
||||
|
||||
rtcpu_trace: tegra-rtcpu-trace {
|
||||
nvidia,enable-printk;
|
||||
nvidia,interval-ms = <50>;
|
||||
nvidia,log-prefix = "[RCE]";
|
||||
};
|
||||
|
||||
capture_vi: tegra-capture-vi {
|
||||
compatible = "nvidia,tegra-camrtc-capture-vi";
|
||||
|
||||
nvidia,vi-devices = <&vi0 &vi1>;
|
||||
nvidia,vi-mapping-size = <6>;
|
||||
nvidia,vi-mapping =
|
||||
<0 0>,
|
||||
<1 0>,
|
||||
<2 1>,
|
||||
<3 1>,
|
||||
<4 0>,
|
||||
<5 1>;
|
||||
nvidia,vi-mapping-names = "csi-stream-id", "vi-unit-id";
|
||||
nvidia,vi-max-channels = <72>;
|
||||
};
|
||||
|
||||
reserved-memory {
|
||||
rce_resv: rce-reservation {
|
||||
iommu-addresses = <&tegra_rce 0x0 0x00000000 0x00000000 0xA0000000>,
|
||||
<&tegra_rce 0x0 0xC0000000 0xffffffff 0x3fffffff>;
|
||||
};
|
||||
|
||||
camdbg_reserved: camdbg_carveout {
|
||||
compatible = "nvidia,camdbg_carveout";
|
||||
size = <0 0x3200000>;
|
||||
alignment = <0 0x100000>;
|
||||
alloc-ranges = <0x1 0 0x1 0>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
196
nv-soc/tegra234-soc-display-overlay.dtsi
Normal file
196
nv-soc/tegra234-soc-display-overlay.dtsi
Normal file
@@ -0,0 +1,196 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/power/tegra234-powergate.h>
|
||||
|
||||
/ {
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
ranges;
|
||||
|
||||
fb0_reserved: framebuffer@0,0 {
|
||||
compatible = "framebuffer";
|
||||
reg = <0x00 0x00 0x00 0x00>;
|
||||
iommu-addresses = <&display 0x0 0x0 0x0 0x0>;
|
||||
no-map;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
compatible = "nvidia,tegra234-dce";
|
||||
reg = <0x0 0x0d800000 0x0 0x00800000>;
|
||||
interrupts =
|
||||
<0 376 0x4>,
|
||||
<0 377 0x4>;
|
||||
interrupt-names = "wdt-remote",
|
||||
"dce-sm0";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_DCE>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
display: display@13800000 {
|
||||
compatible = "nvidia,tegra234-display";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DISP>;
|
||||
nvidia,num-dpaux-instance = <1>;
|
||||
reg-names = "nvdisplay", "dpaux0", "hdacodec", "mipical";
|
||||
reg = <0x0 0x13800000 0x0 0xEFFFF /* nvdisplay */
|
||||
0x0 0x155C0000 0x0 0xFFFF /* dpaux0 */
|
||||
0x0 0x0242c000 0x0 0x1000 /* hdacodec */
|
||||
0x0 0x03990000 0x0 0x10000>; /* mipical */
|
||||
interrupt-names = "nvdisplay", "dpaux0", "hdacodec";
|
||||
interrupts = <0 416 4
|
||||
0 419 4
|
||||
0 61 4>;
|
||||
nvidia,bpmp = <&bpmp>;
|
||||
clocks = <&bpmp TEGRA234_CLK_HUB>,
|
||||
<&bpmp TEGRA234_CLK_DISP>,
|
||||
<&bpmp TEGRA234_CLK_NVDISPLAY_P0>,
|
||||
<&bpmp TEGRA234_CLK_NVDISPLAY_P1>,
|
||||
<&bpmp TEGRA234_CLK_DPAUX>,
|
||||
<&bpmp TEGRA234_CLK_FUSE>,
|
||||
<&bpmp TEGRA234_CLK_DSIPLL_VCO>,
|
||||
<&bpmp TEGRA234_CLK_DSIPLL_CLKOUTPN>,
|
||||
<&bpmp TEGRA234_CLK_DSIPLL_CLKOUTA>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_VCO>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTPN>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTA>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_CLKOUTB>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_DIV10>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_DIV25>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL0_DIV27PN>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL1_VCO>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL1_CLKOUTPN>,
|
||||
<&bpmp TEGRA234_CLK_SPPLL1_DIV27PN>,
|
||||
<&bpmp TEGRA234_CLK_VPLL0_REF>,
|
||||
<&bpmp TEGRA234_CLK_VPLL0>,
|
||||
<&bpmp TEGRA234_CLK_VPLL1>,
|
||||
<&bpmp TEGRA234_CLK_NVDISPLAY_P0_REF>,
|
||||
<&bpmp TEGRA234_CLK_RG0>,
|
||||
<&bpmp TEGRA234_CLK_RG1>,
|
||||
<&bpmp TEGRA234_CLK_DISPPLL>,
|
||||
<&bpmp TEGRA234_CLK_DISPHUBPLL>,
|
||||
<&bpmp TEGRA234_CLK_DSI_LP>,
|
||||
<&bpmp TEGRA234_CLK_DSI_CORE>,
|
||||
<&bpmp TEGRA234_CLK_DSI_PIXEL>,
|
||||
<&bpmp TEGRA234_CLK_PRE_SOR0>,
|
||||
<&bpmp TEGRA234_CLK_PRE_SOR1>,
|
||||
<&bpmp TEGRA234_CLK_DP_LINK_REF>,
|
||||
<&bpmp TEGRA234_CLK_SOR_LINKA_INPUT>,
|
||||
<&bpmp TEGRA234_CLK_SOR_LINKA_AFIFO>,
|
||||
<&bpmp TEGRA234_CLK_SOR_LINKA_AFIFO_M>,
|
||||
<&bpmp TEGRA234_CLK_RG0_M>,
|
||||
<&bpmp TEGRA234_CLK_RG1_M>,
|
||||
<&bpmp TEGRA234_CLK_SOR0_M>,
|
||||
<&bpmp TEGRA234_CLK_SOR1_M>,
|
||||
<&bpmp TEGRA234_CLK_PLLHUB>,
|
||||
<&bpmp TEGRA234_CLK_SOR0>,
|
||||
<&bpmp TEGRA234_CLK_SOR1>,
|
||||
<&bpmp TEGRA234_CLK_SOR_PAD_INPUT>,
|
||||
<&bpmp TEGRA234_CLK_PRE_SF0>,
|
||||
<&bpmp TEGRA234_CLK_SF0>,
|
||||
<&bpmp TEGRA234_CLK_SF1>,
|
||||
<&bpmp TEGRA234_CLK_DSI_PAD_INPUT>,
|
||||
<&bpmp TEGRA234_CLK_PRE_SOR0_REF>,
|
||||
<&bpmp TEGRA234_CLK_PRE_SOR1_REF>,
|
||||
<&bpmp TEGRA234_CLK_SOR0_PLL_REF>,
|
||||
<&bpmp TEGRA234_CLK_SOR1_PLL_REF>,
|
||||
<&bpmp TEGRA234_CLK_SOR0_REF>,
|
||||
<&bpmp TEGRA234_CLK_SOR1_REF>,
|
||||
<&bpmp TEGRA234_CLK_OSC>,
|
||||
<&bpmp TEGRA234_CLK_DSC>,
|
||||
<&bpmp TEGRA234_CLK_MAUD>,
|
||||
<&bpmp TEGRA234_CLK_AZA_2XBIT>,
|
||||
<&bpmp TEGRA234_CLK_AZA_BIT>,
|
||||
<&bpmp TEGRA234_CLK_MIPI_CAL>,
|
||||
<&bpmp TEGRA234_CLK_UART_FST_MIPI_CAL>,
|
||||
<&bpmp TEGRA234_CLK_SOR0_DIV>;
|
||||
clock-names = "nvdisplayhub_clk",
|
||||
"nvdisplay_disp_clk",
|
||||
"nvdisplay_p0_clk",
|
||||
"nvdisplay_p1_clk",
|
||||
"dpaux0_clk",
|
||||
"fuse_clk",
|
||||
"dsipll_vco_clk",
|
||||
"dsipll_clkoutpn_clk",
|
||||
"dsipll_clkouta_clk",
|
||||
"sppll0_vco_clk",
|
||||
"sppll0_clkoutpn_clk",
|
||||
"sppll0_clkouta_clk",
|
||||
"sppll0_clkoutb_clk",
|
||||
"sppll0_div10_clk",
|
||||
"sppll0_div25_clk",
|
||||
"sppll0_div27_clk",
|
||||
"sppll1_vco_clk",
|
||||
"sppll1_clkoutpn_clk",
|
||||
"sppll1_div27_clk",
|
||||
"vpll0_ref_clk",
|
||||
"vpll0_clk",
|
||||
"vpll1_clk",
|
||||
"nvdisplay_p0_ref_clk",
|
||||
"rg0_clk",
|
||||
"rg1_clk",
|
||||
"disppll_clk",
|
||||
"disphubpll_clk",
|
||||
"dsi_lp_clk",
|
||||
"dsi_core_clk",
|
||||
"dsi_pixel_clk",
|
||||
"pre_sor0_clk",
|
||||
"pre_sor1_clk",
|
||||
"dp_link_ref_clk",
|
||||
"sor_linka_input_clk",
|
||||
"sor_linka_afifo_clk",
|
||||
"sor_linka_afifo_m_clk",
|
||||
"rg0_m_clk",
|
||||
"rg1_m_clk",
|
||||
"sor0_m_clk",
|
||||
"sor1_m_clk",
|
||||
"pllhub_clk",
|
||||
"sor0_clk",
|
||||
"sor1_clk",
|
||||
"sor_pad_input_clk",
|
||||
"pre_sf0_clk",
|
||||
"sf0_clk",
|
||||
"sf1_clk",
|
||||
"dsi_pad_input_clk",
|
||||
"pre_sor0_ref_clk",
|
||||
"pre_sor1_ref_clk",
|
||||
"sor0_ref_pll_clk",
|
||||
"sor1_ref_pll_clk",
|
||||
"sor0_ref_clk",
|
||||
"sor1_ref_clk",
|
||||
"osc_clk",
|
||||
"dsc_clk",
|
||||
"maud_clk",
|
||||
"aza_2xbit_clk",
|
||||
"aza_bit_clk",
|
||||
"mipi_cal_clk",
|
||||
"uart_fst_mipi_cal_clk",
|
||||
"sor0_div_clk";
|
||||
resets = <&bpmp TEGRA234_RESET_NVDISPLAY>,
|
||||
<&bpmp TEGRA234_RESET_DPAUX>,
|
||||
<&bpmp TEGRA234_RESET_DSI_CORE>,
|
||||
<&bpmp TEGRA234_RESET_MIPI_CAL>;
|
||||
reset-names = "nvdisplay_reset",
|
||||
"dpaux0_reset",
|
||||
"dsi_core_reset",
|
||||
"mipi_cal_reset";
|
||||
hdcp_enabled;
|
||||
status = "disabled";
|
||||
memory-region = <&fb0_reserved>;
|
||||
nvidia,disp-sw-soc-chip-id = <0x2350>;
|
||||
#if TEGRA_IOMMU_DT_VERSION >= DT_VERSION_2
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_NVDISPLAYR &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
|
||||
interconnect-names = "dma-mem", "read-1";
|
||||
#endif
|
||||
iommus = <&smmu_iso TEGRA234_SID_ISO_NVDISPLAY>;
|
||||
non-coherent;
|
||||
nvdisplay-niso {
|
||||
compatible = "nvidia,tegra234-display-niso";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_NVDISPLAY>;
|
||||
dma-coherent;
|
||||
};
|
||||
};
|
||||
};
|
||||
1091
nv-soc/tegra234-soc-overlay.dtsi
Normal file
1091
nv-soc/tegra234-soc-overlay.dtsi
Normal file
File diff suppressed because it is too large
Load Diff
554
nv-soc/tegra234-soc-prod-overlay.dtsi
Normal file
554
nv-soc/tegra234-soc-prod-overlay.dtsi
Normal file
@@ -0,0 +1,554 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
i2c@3160000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x0000009c 0x0000ffff 0x00000308 //i2c_i2c_hs_interface_timing_0_0
|
||||
0 0x000000d4 0x000000ff 0x00000000 //i2c_i2c_interface_timing_2_0
|
||||
0 0x000000d8 0x000000ff 0x00000000 //i2c_i2c_hs_interface_timing_2_0
|
||||
0 0x000000dc 0x0000ffff 0x00000001 //i2c_i2c_mstr_data_capture_timing_0
|
||||
0 0x000000e0 0x0000ffff 0x00000002>; //i2c_i2c_slv_data_capture_timing_0
|
||||
};
|
||||
prod_c_fm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x003c0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_fmplus {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x00160000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
prod_c_hs {
|
||||
prod = <
|
||||
0 0x0000006c 0xffffffff 0x00160002 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000202 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x02020202 //i2c_i2c_interface_timing_1_0
|
||||
0 0x000000a0 0x00ffffff 0x00090909>; //i2c_i2c_hs_interface_timing_1_0
|
||||
};
|
||||
prod_c_sm {
|
||||
prod = <
|
||||
0 0x0000006c 0xffff0000 0x004f0000 //i2c_i2c_clk_divisor_register_0
|
||||
0 0x00000094 0x0000ffff 0x00000708 //i2c_i2c_interface_timing_0_0
|
||||
0 0x00000098 0xffffffff 0x08080808>; //i2c_i2c_interface_timing_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
mmc@3400000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_1_8v {
|
||||
prod = <
|
||||
0 0x000001e0 0x01f00000 0x00800000>; //SDMMCA_SDMEMCOMPPADCTRL_0
|
||||
};
|
||||
prod_c_3_3v {
|
||||
prod = <
|
||||
0 0x000001e0 0x01f00000 0x00900000>; //SDMMCA_SDMEMCOMPPADCTRL_0
|
||||
};
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000028 0x00000022 0x00000002 //SDMMCA_POWER_CONTROL_HOST_0
|
||||
0 0x00000100 0x1fff006a 0x0e080020 //SDMMCA_VENDOR_CLOCK_CNTRL_0
|
||||
0 0x00000128 0x42000000 0x00000000 //SDMMCA_VENDOR_MISC_CNTRL2_0
|
||||
0 0x000001c0 0x00001fc0 0x00000040 //SDMMCA_VENDOR_TUNING_CNTRL0_0
|
||||
0 0x000001e0 0x0001f000 0x00009000 //SDMMCA_SDMEMCOMPPADCTRL_0
|
||||
0 0x000001e4 0x20000000 0x20000000>; //SDMMCA_AUTO_CAL_CONFIG_0
|
||||
};
|
||||
prod_c_ddr50 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00040000>; //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
};
|
||||
prod_c_ddr52 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00040000>; //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
};
|
||||
prod_c_hs200 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00030000 //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
0 0x000001c0 0x0000e000 0x00004000>; //SDMMCA_VENDOR_TUNING_CNTRL0_0
|
||||
};
|
||||
prod_c_nopwrsave {
|
||||
prod = <
|
||||
0 0x00000100 0x00000001 0x00000001 //SDMMCA_VENDOR_CLOCK_CNTRL_0
|
||||
0 0x000001ac 0x00000004 0x00000000>; //SDMMCA_VENDOR_IO_TRIM_CNTRL_0
|
||||
};
|
||||
prod_c_pwrsave {
|
||||
prod = <
|
||||
0 0x00000100 0x00000001 0x00000000 //SDMMCA_VENDOR_CLOCK_CNTRL_0
|
||||
0 0x000001ac 0x00000004 0x00000004>; //SDMMCA_VENDOR_IO_TRIM_CNTRL_0
|
||||
};
|
||||
prod_c_sdr104 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00030000 //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
0 0x000001c0 0x0000e000 0x00004000>; //SDMMCA_VENDOR_TUNING_CNTRL0_0
|
||||
};
|
||||
prod_c_sdr12 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00000000>; //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
};
|
||||
prod_c_sdr25 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00010000>; //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
};
|
||||
prod_c_sdr50 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00020000 //SDMMCA_AUTO_CMD12_ERR_STATUS_0
|
||||
0 0x000001c0 0x0000e000 0x00008000>; //SDMMCA_VENDOR_TUNING_CNTRL0_0
|
||||
};
|
||||
};
|
||||
};
|
||||
mmc@3460000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000004 0x00000fff 0x00000200 //sdmmcab_block_size_block_count_0
|
||||
0 0x00000028 0x00000020 0x00000020 //sdmmcab_power_control_host_0
|
||||
0 0x00000100 0x1f00006a 0x12000020 //sdmmcab_vendor_clock_cntrl_0
|
||||
0 0x00000128 0x43000000 0x00000000 //sdmmcab_vendor_misc_cntrl2_0
|
||||
0 0x000001c0 0x00001fc0 0x00000040 //sdmmcab_vendor_tuning_cntrl0_0
|
||||
0 0x000001e0 0x01f1f000 0x00a0a000 //sdmmcab_sdmemcomppadctrl_0
|
||||
0 0x000001e4 0x20000000 0x20000000>; //sdmmcab_auto_cal_config_0
|
||||
};
|
||||
prod_c_ddr50 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00040000 //sdmmcab_auto_cmd12_err_status_0
|
||||
0 0x00000100 0x1fff0000 0x12070000>; //sdmmcab_vendor_clock_cntrl_0
|
||||
};
|
||||
prod_c_ddr52 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00040000 //sdmmcab_auto_cmd12_err_status_0
|
||||
0 0x00000100 0x1fff0000 0x12070000>; //sdmmcab_vendor_clock_cntrl_0
|
||||
};
|
||||
prod_c_hs200 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00030000 //sdmmcab_auto_cmd12_err_status_0
|
||||
0 0x000001c0 0x0000e000 0x00004000>; //sdmmcab_vendor_tuning_cntrl0_0
|
||||
};
|
||||
prod_c_hs400 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00050000 //sdmmcab_auto_cmd12_err_status_0
|
||||
0 0x00000100 0x00000008 0x00000008 //sdmmcab_vendor_clock_cntrl_0
|
||||
0 0x0000010c 0x00003f00 0x00002800 //sdmmcab_vendor_cap_overrides_0
|
||||
0 0x000001c0 0x0000e000 0x00004000>; //sdmmcab_vendor_tuning_cntrl0_0
|
||||
};
|
||||
prod_c_nopwrsave {
|
||||
prod = <
|
||||
0 0x00000100 0x00000001 0x00000001 //sdmmcab_vendor_clock_cntrl_0
|
||||
0 0x000001ac 0x00000004 0x00000000>; //sdmmcab_vendor_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_pwrsave {
|
||||
prod = <
|
||||
0 0x00000100 0x00000001 0x00000000 //sdmmcab_vendor_clock_cntrl_0
|
||||
0 0x000001ac 0x00000004 0x00000004>; //sdmmcab_vendor_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_sdr12 {
|
||||
prod = <
|
||||
0 0x00000100 0x1fff0000 0x12070000>; //sdmmcab_vendor_clock_cntrl_0
|
||||
};
|
||||
prod_c_sdr25 {
|
||||
prod = <
|
||||
0 0x00000100 0x1fff0000 0x12070000>; //sdmmcab_vendor_clock_cntrl_0
|
||||
};
|
||||
prod_c_sdr50 {
|
||||
prod = <
|
||||
0 0x0000003c 0x00070000 0x00020000>; //sdmmcab_auto_cmd12_err_status_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3210000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000>; //spi_misc_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3230000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000>; //spi_misc_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3240000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000>; //spi_misc_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3250000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000>; //spi_misc_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_nonsecure {
|
||||
prod = <
|
||||
0 0x0000f000 0x0000003f 0x00000012>; //qspi_secure_axi_ctl_0
|
||||
};
|
||||
prod_c_nopwrsave {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x80000000 //qspi_misc_0
|
||||
0 0x000001ec 0x00000002 0x00000000 //qspi_qspi_comp_control_0
|
||||
0 0x000001fc 0x00000002 0x00000000>; //qspi_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_pwrsave {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000 //qspi_misc_0
|
||||
0 0x000001ec 0x00000002 0x00000002 //qspi_qspi_comp_control_0
|
||||
0 0x000001fc 0x00000002 0x00000002>; //qspi_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_secure {
|
||||
prod = <
|
||||
0 0x0000f000 0x0000003f 0x00000000>; //qspi_secure_axi_ctl_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3300000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod_c_nonsecure {
|
||||
prod = <
|
||||
0 0x0000f000 0x0000003f 0x00000012>; //qspi_secure_axi_ctl_0
|
||||
};
|
||||
prod_c_nopwrsave {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x80000000 //qspi_misc_0
|
||||
0 0x000001ec 0x00000002 0x00000000 //qspi_qspi_comp_control_0
|
||||
0 0x000001fc 0x00000002 0x00000000>; //qspi_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_pwrsave {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000 //qspi_misc_0
|
||||
0 0x000001ec 0x00000002 0x00000002 //qspi_qspi_comp_control_0
|
||||
0 0x000001fc 0x00000002 0x00000002>; //qspi_io_trim_cntrl_0
|
||||
};
|
||||
prod_c_secure {
|
||||
prod = <
|
||||
0 0x0000f000 0x0000003f 0x00000000>; //qspi_secure_axi_ctl_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@c260000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000194 0x80000000 0x00000000>; //spi_misc_0
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
xusb_padctl@3520000 {
|
||||
prod-settings {
|
||||
#prod-cells = <4>;
|
||||
prod {
|
||||
prod = <
|
||||
0 0x00000284 0x00000038 0x00000038 //XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_0
|
||||
0 0x00000288 0x03fff000 0x0051e000>; //XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_0
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
144
nv-soc/tegra234-soc-safetyservice-fsicom.dtsi
Normal file
144
nv-soc/tegra234-soc-safetyservice-fsicom.dtsi
Normal file
@@ -0,0 +1,144 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/mailbox/tegra186-hsp.h>
|
||||
#include <dt-bindings/memory/tegra234-mc.h>
|
||||
/ {
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
ranges;
|
||||
fsicom_resv: reservation-fsicom {
|
||||
iommu-addresses = <&fsicom_client 0x0 0x0 0x0 0xf0000000>,
|
||||
<&fsicom_client 0x0 0xf1000000 0xffffffff 0x0effffff>;
|
||||
};
|
||||
fsicom_resv_inst1: reservation-fsicom_inst1 {
|
||||
iommu-addresses = <&fsicom_client_inst1 0x0 0x0 0x0 0xf0000000>,
|
||||
<&fsicom_client_inst1 0x0 0xf1000000 0xffffffff 0x0effffff>;
|
||||
};
|
||||
};
|
||||
|
||||
fsicom_client: fsicom_client {
|
||||
compatible = "nvidia,tegra234-fsicom-client";
|
||||
#if TEGRA_HSP_DT_VERSION >= DT_VERSION_2
|
||||
mboxes =
|
||||
<&hsp_top2 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_TX(2)>,
|
||||
<&hsp_top2 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_RX(1)>,
|
||||
<&hsp_top2 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_TX(5)>,
|
||||
<&hsp_top2 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_RX(4)>;
|
||||
#else
|
||||
mboxes =
|
||||
<&hsp_top2 TEGRA_HSP_MBOX_TYPE_SM_128BIT TEGRA_HSP_SM_TX(2)>,
|
||||
<&hsp_top2 TEGRA_HSP_MBOX_TYPE_SM_128BIT TEGRA_HSP_SM_RX(1)>,
|
||||
<&hsp_top2 TEGRA_HSP_MBOX_TYPE_SM_128BIT TEGRA_HSP_SM_TX(5)>,
|
||||
<&hsp_top2 TEGRA_HSP_MBOX_TYPE_SM_128BIT TEGRA_HSP_SM_RX(4)>;
|
||||
#endif
|
||||
mbox-names = "fsi-tx-cpu0", "fsi-rx-cpu0", "fsi-tx-cpu1", "fsi-rx-cpu1";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_NISO1_FSI_CPU0>;
|
||||
memory-region = <&fsicom_resv>;
|
||||
dma-coherent;
|
||||
#if defined(ENABLE_FSI) && !defined(ENABLE_MODS_CONFIG)
|
||||
enable-deinit-notify;
|
||||
#endif
|
||||
smmu_inst = <0>;
|
||||
max_fsi_core=<1>; /*Value 1 <-> core 0, value 2 <-> core0,1*/
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
fsicom_client_inst1: fsicom_client_inst1 {
|
||||
compatible = "nvidia,tegra234-fsicom-client";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_NISO1_FSI_CPU1>;
|
||||
memory-region = <&fsicom_resv_inst1>;
|
||||
dma-coherent;
|
||||
smmu_inst = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
safetyservices_epl_client@110000 {
|
||||
compatible = "nvidia,tegra234-epl-client";
|
||||
#if TEGRA_HSP_DT_VERSION >= DT_VERSION_2
|
||||
mboxes =
|
||||
<&hsp_top2 (TEGRA_HSP_MBOX_TYPE_SM | TEGRA_HSP_MBOX_TYPE_SM_128BIT) TEGRA_HSP_SM_TX(0)>;
|
||||
#else
|
||||
mboxes =
|
||||
<&hsp_top2 TEGRA_HSP_MBOX_TYPE_SM_128BIT TEGRA_HSP_SM_TX(0)>;
|
||||
#endif
|
||||
mbox-names = "epl-tx";
|
||||
reg = <0x0 0x00110000 0x0 0x4>,
|
||||
<0x0 0x00110004 0x0 0x4>,
|
||||
<0x0 0x00120000 0x0 0x4>,
|
||||
<0x0 0x00120004 0x0 0x4>,
|
||||
<0x0 0x00130000 0x0 0x4>,
|
||||
<0x0 0x00130004 0x0 0x4>,
|
||||
<0x0 0x00140000 0x0 0x4>,
|
||||
<0x0 0x00140004 0x0 0x4>,
|
||||
<0x0 0x00150000 0x0 0x4>,
|
||||
<0x0 0x00150004 0x0 0x4>,
|
||||
<0x0 0x024e0038 0x0 0x4>;
|
||||
/* Device driver's name for reporting errors via MISCREG_MISC_EC_ERR0_SW_ERR_CODE_0 */
|
||||
client-misc-sw-generic-err0 = "fsicom_client";
|
||||
/* Device driver's name for reporting errors via MISCREG_MISC_EC_ERR1_SW_ERR_CODE_0 */
|
||||
client-misc-sw-generic-err1 = "gk20b";
|
||||
/* Device driver's name for reporting errors via MISCREG_MISC_EC_ERR3_SW_ERR_CODE_0 */
|
||||
client-misc-sw-generic-err3 = "gk20d";
|
||||
/* Device driver's name for reporting errors via MISCREG_MISC_EC_ERR4_SW_ERR_CODE_0 */
|
||||
client-misc-sw-generic-err4 = "gk20e";
|
||||
#if defined(ENABLE_FSI) && !defined(ENABLE_MODS_CONFIG)
|
||||
enable-deinit-notify;
|
||||
#endif
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
FsiComIvc {
|
||||
compatible = "nvidia,tegra-fsicom-channels";
|
||||
status = "disabled";
|
||||
nChannel=<7>;
|
||||
channel_0{
|
||||
frame-count = <4>;
|
||||
frame-size = <1024>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_EPD";
|
||||
};
|
||||
channel_1{
|
||||
frame-count = <30>;
|
||||
frame-size = <64>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_CcplexApp";
|
||||
};
|
||||
channel_2{
|
||||
frame-count = <4>;
|
||||
frame-size = <64>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_CcplexApp_state_change";
|
||||
};
|
||||
channel_3{
|
||||
frame-count = <4>;
|
||||
frame-size = <64>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_app1";
|
||||
};
|
||||
channel_4{
|
||||
frame-count = <2>;
|
||||
frame-size = <64>;
|
||||
core-id = <1>;
|
||||
NvSciCh = "nvfsicom_app2";
|
||||
};
|
||||
channel_5{
|
||||
frame-count = <4>;
|
||||
frame-size = <64>;
|
||||
core-id = <0>;
|
||||
NvSciCh = "nvfsicom_appGR";
|
||||
};
|
||||
channel_6{
|
||||
frame-count = <4>;
|
||||
frame-size = <10240>;
|
||||
core-id = <0>;
|
||||
};
|
||||
};
|
||||
|
||||
FsiComClientChConfigEpd {
|
||||
compatible = "nvidia,tegra-fsicom-EPD";
|
||||
status = "disabled";
|
||||
channelid_list = <0>;
|
||||
};
|
||||
};
|
||||
98
nv-soc/tegra234-soc-thermal-shutdown.dtsi
Normal file
98
nv-soc/tegra234-soc-thermal-shutdown.dtsi
Normal file
@@ -0,0 +1,98 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#define TEGRA234_THERMAL_SHUTDOWN_TEMP 104500
|
||||
|
||||
/ {
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
trips {
|
||||
cpu_sw_shutdown: cpu-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
trips {
|
||||
gpu_sw_shutdown: gpu-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
trips {
|
||||
cv0_sw_shutdown: cv0-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
trips {
|
||||
cv1_sw_shutdown: cv1-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
trips {
|
||||
cv2_sw_shutdown: cv2-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
trips {
|
||||
soc0_sw_shutdown: soc0-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
trips {
|
||||
soc1_sw_shutdown: soc1-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
trips {
|
||||
soc2_sw_shutdown: soc2-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
tj-thermal {
|
||||
trips {
|
||||
tj_sw_shutdown: tj-sw-shutdown {
|
||||
temperature = <TEGRA234_THERMAL_SHUTDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "critical";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
222
nv-soc/tegra234-soc-thermal-slowdown-cluster.dtsi
Normal file
222
nv-soc/tegra234-soc-thermal-slowdown-cluster.dtsi
Normal file
@@ -0,0 +1,222 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/thermal/thermal.h>
|
||||
|
||||
#define TEGRA234_THERMAL_SLOWDOWN_TEMP 99000
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
gpu@17000000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
};
|
||||
|
||||
cpus{
|
||||
cpu@0 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@10000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@20000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
trips {
|
||||
cpu_sw_slowdown: cpu-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cpu_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cpu_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
trips {
|
||||
gpu_sw_slowdown: gpu-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&gpu_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&gpu_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
trips {
|
||||
cv0_sw_slowdown: cv0-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv0_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv0_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
trips {
|
||||
cv1_sw_slowdown: cv1-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv1_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv1_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
trips {
|
||||
cv2_sw_slowdown: cv2-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv2_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv2_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
trips {
|
||||
soc0_sw_slowdown: soc0-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc0_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc0_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
trips {
|
||||
soc1_sw_slowdown: soc1-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc1_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc1_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
trips {
|
||||
soc2_sw_slowdown: soc2-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc2_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc2_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
258
nv-soc/tegra234-soc-thermal-slowdown-corepair.dtsi
Normal file
258
nv-soc/tegra234-soc-thermal-slowdown-corepair.dtsi
Normal file
@@ -0,0 +1,258 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/thermal/thermal.h>
|
||||
|
||||
#define TEGRA234_THERMAL_SLOWDOWN_TEMP 99000
|
||||
|
||||
/ {
|
||||
bus@0 {
|
||||
gpu@17000000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
};
|
||||
|
||||
cpus{
|
||||
cpu@0 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@200 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@10000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@10200 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@20000 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cpu@20200 {
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
trips {
|
||||
cpu_sw_slowdown: cpu-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cpu_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cpu_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
trips {
|
||||
gpu_sw_slowdown: gpu-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&gpu_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&gpu_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
trips {
|
||||
cv0_sw_slowdown: cv0-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv0_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv0_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
trips {
|
||||
cv1_sw_slowdown: cv1-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv1_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv1_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
trips {
|
||||
cv2_sw_slowdown: cv2-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&cv2_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&cv2_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
trips {
|
||||
soc0_sw_slowdown: soc0-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc0_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc0_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
trips {
|
||||
soc1_sw_slowdown: soc1-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc1_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc1_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
trips {
|
||||
soc2_sw_slowdown: soc2-sw-slowdown {
|
||||
temperature = <TEGRA234_THERMAL_SLOWDOWN_TEMP>;
|
||||
hysteresis = <0>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-cpufreq {
|
||||
trip = <&soc2_sw_slowdown>;
|
||||
cooling-device = <&cpu0_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu0_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu1_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
||||
<&cpu2_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
|
||||
map-devfreq {
|
||||
trip = <&soc2_sw_slowdown>;
|
||||
cooling-device = <&ga10b THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
239
nv-soc/tegra234-soc-thermal-trip-event.dtsi
Normal file
239
nv-soc/tegra234-soc-thermal-trip-event.dtsi
Normal file
@@ -0,0 +1,239 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#define TEGRA234_THERMAL_HOT_SURFACE_TEMP 70000
|
||||
#define TEGRA234_THERMAL_HOT_SURFACE_HYST 8000
|
||||
|
||||
/ {
|
||||
cpu_throttle_alert: cpu-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "cpu-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
gpu_throttle_alert: gpu-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "gpu-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cv0_throttle_alert: cv0-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "cv0-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cv1_throttle_alert: cv1-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "cv1-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
cv2_throttle_alert: cv2-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "cv2-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
soc0_throttle_alert: soc0-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "soc0-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
soc1_throttle_alert: soc1-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "soc1-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
soc2_throttle_alert: soc2-throttle-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "soc2-throttle-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
hot_surface_alert: hot-surface-alert {
|
||||
compatible = "thermal-trip-event";
|
||||
cdev-type = "hot-surface-alert";
|
||||
#cooling-cells = <2>;
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
trips {
|
||||
cpu_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&cpu_sw_slowdown>;
|
||||
cooling-device = <&cpu_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&cpu_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
trips {
|
||||
gpu_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&gpu_sw_slowdown>;
|
||||
cooling-device = <&gpu_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&gpu_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
trips {
|
||||
cv0_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&cv0_sw_slowdown>;
|
||||
cooling-device = <&cv0_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&cv0_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
trips {
|
||||
cv1_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&cv1_sw_slowdown>;
|
||||
cooling-device = <&cv1_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&cv1_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
trips {
|
||||
cv2_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&cv2_sw_slowdown>;
|
||||
cooling-device = <&cv2_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&cv2_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
trips {
|
||||
soc0_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&soc0_sw_slowdown>;
|
||||
cooling-device = <&soc0_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&soc0_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
trips {
|
||||
soc1_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&soc1_sw_slowdown>;
|
||||
cooling-device = <&soc1_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&soc1_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
trips {
|
||||
soc2_trip_hot_surface: hot-surface {
|
||||
temperature = <TEGRA234_THERMAL_HOT_SURFACE_TEMP>;
|
||||
hysteresis = <TEGRA234_THERMAL_HOT_SURFACE_HYST>;
|
||||
type = "passive";
|
||||
};
|
||||
};
|
||||
|
||||
cooling-maps {
|
||||
map-throttle-alert {
|
||||
trip = <&soc2_sw_slowdown>;
|
||||
cooling-device = <&soc2_throttle_alert 1 1>;
|
||||
};
|
||||
|
||||
map-hot-surface-alert {
|
||||
trip = <&soc2_trip_hot_surface>;
|
||||
cooling-device = <&hot_surface_alert 1 1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
71
nv-soc/tegra234-soc-thermal.dtsi
Normal file
71
nv-soc/tegra234-soc-thermal.dtsi
Normal file
@@ -0,0 +1,71 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#define TEGRA234_THERMAL_POLLING_DELAY 1000
|
||||
|
||||
/ {
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
|
||||
tj-thermal {
|
||||
status = "okay";
|
||||
|
||||
polling-delay = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
polling-delay-passive = <TEGRA234_THERMAL_POLLING_DELAY>;
|
||||
};
|
||||
};
|
||||
};
|
||||
178
optee-dts/tegra234-optee.dts
Normal file
178
optee-dts/tegra234-optee.dts
Normal file
@@ -0,0 +1,178 @@
|
||||
/*
|
||||
* SPDX-License-Identifier: BSD-2-Clause
|
||||
*
|
||||
* SPDX-FileCopyrightText: Copyright (c) 2021-2024, NVIDIA CORPORATION. All rights reserved.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
|
||||
/ {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
|
||||
/* MB2 fills the non-secure memory chucks here in order to
|
||||
* enable the dynamic shared memory in OP-TEE.
|
||||
* Example:
|
||||
* nsec-memory@<xxx> {
|
||||
* device_type = "memory";
|
||||
* reg = <xxx xxx xxx xxx>;
|
||||
* };
|
||||
*/
|
||||
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
|
||||
/* MB2 will fill the DICE identities in the DICE node. */
|
||||
dice {
|
||||
compatible = "nvidia,dice-identity";
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
|
||||
eca-csr@0 {
|
||||
compatible = "nvidia,dice-eca-csr";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
device-id-cert@0 {
|
||||
compatible = "nvidia,dice-device-id-cert";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
device-id-key-pub@0 {
|
||||
compatible = "nvidia,dice-device-id-key-pub";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
alias-key-cert@0 {
|
||||
compatible = "nvidia,dice-alias-key-cert";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
alias-key-pub@0 {
|
||||
compatible = "nvidia,dice-alias-key-pub";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
alias-key-priv@0 {
|
||||
compatible = "nvidia,dice-alias-key-priv";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
/*
|
||||
* The fTPM node is created to pass fTPM information from MB2 to OP-TEE.
|
||||
* The reg attribute indicates the address and the size of the component,
|
||||
* which will be filled by MB2 at runtime. All addresses are inside TZDRAM.
|
||||
* The status of the nodes below will always be set to disabled and the
|
||||
* secure-status will be set to okay by MB2 at runtime.
|
||||
*/
|
||||
ftpm {
|
||||
compatible = "nvidia,ftpm-contents";
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
|
||||
/* This is the ftpm seed. */
|
||||
ftpm-seed@0 {
|
||||
compatible = "nvidia,ftpm-seed";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
/*
|
||||
* This is the Firmware ID private key.
|
||||
* OP-TEE needs it to sign the EK CSR.
|
||||
*/
|
||||
firmware-id-privkey@0 {
|
||||
compatible = "nvidia,ftpm-firmware-id-privkey";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
|
||||
/* This is the Firmware ID certificate. */
|
||||
firmware-id-certificate@0 {
|
||||
compatible = "nvidia,ftpm-firmware-id-certificate";
|
||||
reg = <0 0 0 0>;
|
||||
status = "disabled";
|
||||
secure-status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
/* MB2 will fill the address and size of EKB blob. */
|
||||
ekb-blob@0 {
|
||||
compatible = "jetson-ekb-blob";
|
||||
reg = <0 0 0 0>;
|
||||
};
|
||||
|
||||
/* MB2 will fill the address and size. */
|
||||
tpm-event-log@0 {
|
||||
compatible = "arm,tpm_event_log";
|
||||
tpm_event_log_addr = <0x0 0x0>;
|
||||
tpm_event_log_size = <0x0>;
|
||||
};
|
||||
};
|
||||
|
||||
efuse@03810000 {
|
||||
compatible = "nvidia,tegra234-efuse";
|
||||
reg = <0x0 0x03810000 0x0 0x600>;
|
||||
status = "disabled";
|
||||
secure-status = "okay";
|
||||
};
|
||||
|
||||
se0@03b50000 {
|
||||
compatible = "nvidia,tegra234-se0";
|
||||
reg = <0x0 0x03b50000 0x0 0x30000>;
|
||||
status = "disabled";
|
||||
secure-status = "okay";
|
||||
};
|
||||
|
||||
rng1@03b70000 {
|
||||
compatible = "nvidia,tegra234-rng1";
|
||||
reg = <0x0 0x03b70000 0x0 0x10000>;
|
||||
status = "disabled";
|
||||
secure-status = "okay";
|
||||
};
|
||||
|
||||
stmm-device-mappings {
|
||||
uuid = <0xed32d533 0x99e64209 0x9cc02d72 0xcdd998a7>;
|
||||
description = "UEFI-mm";
|
||||
|
||||
device-regions {
|
||||
combuart-t234 {
|
||||
base-address = <0x00000000 0x0c198000>;
|
||||
pages-count = <0x1>;
|
||||
attributes = <0x3>; /* read-write */
|
||||
};
|
||||
|
||||
qspi0-t234 {
|
||||
base-address = <0x00000000 0x03270000>;
|
||||
pages-count = <0x10>;
|
||||
attributes = <0x3>; /* read-write */
|
||||
};
|
||||
|
||||
scratch-t234 {
|
||||
base-address = <0x00000000 0x0c390000>;
|
||||
pages-count = <0x2>;
|
||||
attributes = <0x3>; /* read-write */
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,5 +1,5 @@
|
||||
# SPDX-License-Identifier: GPL-2.0-only
|
||||
# Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
# SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
DTC_FLAGS += -@
|
||||
|
||||
@@ -12,10 +12,61 @@ makefile-path := t23x/nv-public/overlay
|
||||
dtbo-y += tegra-optee.dtbo
|
||||
dtbo-y += tegra234-audio-overlay.dtbo
|
||||
dtbo-y += tegra234-carveouts.dtbo
|
||||
dtbo-y += tegra234-jetson.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000.dtbo
|
||||
dtbo-y += tegra234-p3740-0002+p3701-0008.dtbo
|
||||
dtbo-y += tegra234-p3768-0000+p3767-0000.dtbo
|
||||
dtbo-y += tegra234-dcb-p3767-0000-hdmi.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-as-p3701-0004.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-as-p3767-0000.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-as-p3767-0001.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-as-p3767-0003.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-as-p3767-0004.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-dynamic.dtbo
|
||||
dtbo-y += tegra234-p3768-0000+p3767-0000-dynamic.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-audio-adafruit-uda1334a.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-audio-adafruit-sph0645lm4h.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-audio-fe-pi.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-audio-respeaker-4-mic-array.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-audio-respeaker-4-mic-lin-array.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-csi.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-hdr40.dtbo
|
||||
dtbo-y += tegra234-p3737-0000+p3701-0000-m2ke.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-audio-adafruit-sph0645lm4h.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-audio-adafruit-uda1334a.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-audio-fe-pi.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-audio-respeaker-4-mic-array.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-audio-respeaker-4-mic-lin-array.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-csi.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-hdr40.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3509-a02-m2ke.dtbo
|
||||
dtbo-y += tegra234-p3767-0000+p3768-0000-csi.dtbo
|
||||
dtbo-y += tegra234-p3740-0002+p3701-0008-hdr20.dtbo
|
||||
dtbo-y += tegra234-p3740-0002+p3701-0008-m2ke.dtbo
|
||||
dtbo-y += tegra234-p3740-0002+p3701-0008-m2kb.dtbo
|
||||
dtbo-y += tegra234-p3740-0002-p3701-0008-csi.dtbo
|
||||
dtbo-y += tegra234-p3971-0000+p3701-0008-camera-dual-imx274-overlay.dtbo
|
||||
dtbo-y += tegra234-p3971-0000+p3701-0008-camera-p3762-a00-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-dual-imx274-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-e3331-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-e3333-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-imx185-overlay.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx219-dual.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx477-dual.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx477-dual-4lane.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx477-imx219.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-eCAM130A-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-dual-hawk-ar0234-e3653-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-imx390-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-imx390-addr-0x21-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-1Hawk-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-2Hawk-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-3Hawk-3Owl-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-4Hawk-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-4Owl-overlay.dtbo
|
||||
dtbo-y += tegra234-p3737-camera-p3762-a00-overlay.dtbo
|
||||
dtbo-y += tegra234-p3740-camera-p3783-a00-overlay.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx219-C.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx219-A.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx219-imx477.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx477-C.dtbo
|
||||
dtbo-y += tegra234-p3767-camera-p3768-imx477-A.dtbo
|
||||
|
||||
ifneq ($(dtb-y),)
|
||||
dtb-y := $(addprefix $(makefile-path)/,$(dtb-y))
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// Jetson Device-tree overlay for OP-TEE.
|
||||
|
||||
/dts-v1/;
|
||||
@@ -21,6 +21,10 @@
|
||||
method = "smc";
|
||||
status = "disabled";
|
||||
};
|
||||
ftpm {
|
||||
compatible = "microsoft,ftpm";
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
File diff suppressed because it is too large
Load Diff
File diff suppressed because it is too large
Load Diff
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
@@ -193,7 +193,6 @@
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
e3331_imx318_out0: endpoint {
|
||||
@@ -263,8 +262,7 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "imx318 30-0010";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@0/imx318_a@10";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9546@70/i2c@0/imx318_a@10";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2015-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2015-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
@@ -115,12 +115,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 30-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@0/ov5693_a@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@0/ov5693_a@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
module1 {
|
||||
@@ -129,12 +128,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 31-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@1/ov5693_b@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@1/ov5693_b@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
module2 {
|
||||
@@ -143,12 +141,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 32-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@2/ov5693_c@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@2/ov5693_c@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
module3 {
|
||||
@@ -157,12 +154,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 33-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@3/ov5693_d@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@3/ov5693_d@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
module4 {
|
||||
@@ -171,12 +167,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 34-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@4/ov5693_e@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@4/ov5693_e@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
module5 {
|
||||
@@ -185,12 +180,11 @@
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
devname = "ov5693 35-0036";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9548@77/i2c@5/ov5693_g@36";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9548@77/i2c@5/ov5693_g@36";
|
||||
};
|
||||
drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/e3333_lens_ov5693@P5V27C/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/e3333_lens_ov5693@P5V27C/";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2016-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2016-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
@@ -453,10 +453,8 @@
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Driver v4l2 device name */
|
||||
devname = "imx185 30-001a";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@0/imx185_a@1a";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9546@70/i2c@0/imx185_a@1a";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
@@ -1,5 +1,5 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
@@ -763,15 +763,13 @@
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Driver v4l2 device name */
|
||||
devname = "imx274 30-001a";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@0/imx274_a@1a";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9546@70/i2c@0/imx274_a@1a";
|
||||
};
|
||||
drivernode1 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/lens_imx274@A6V26/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/lens_imx274@A6V26/";
|
||||
};
|
||||
};
|
||||
module1 {
|
||||
@@ -781,15 +779,13 @@
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Driver v4l2 device name */
|
||||
devname = "imx274 31-001a";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@1/imx274_c@1a";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9546@70/i2c@1/imx274_c@1a";
|
||||
};
|
||||
drivernode1 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_lens";
|
||||
proc-device-tree = "/proc/device-tree/bus@0/lens_imx274@A6V26/";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/lens_imx274@A6V26/";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
@@ -1,31 +1,21 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2018-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2016-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
tegra-capture-vi {
|
||||
num-channels = <2>;
|
||||
num-channels = <1>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
imx390_vi_in0: endpoint {
|
||||
vc-id = <0>;
|
||||
liimx390_vi_in0: endpoint {
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_csi_out0>;
|
||||
};
|
||||
};
|
||||
port@1 {
|
||||
reg = <1>;
|
||||
imx390_vi_in1: endpoint {
|
||||
vc-id = <1>;
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_csi_out1>;
|
||||
bus-width = <4>;
|
||||
remote-endpoint = <&liimx390_csi_out0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -34,7 +24,7 @@
|
||||
bus@0{
|
||||
host1x@13e00000 {
|
||||
nvcsi@15a00000 {
|
||||
num-channels = <2>;
|
||||
num-channels = <1>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
channel@0 {
|
||||
@@ -44,86 +34,74 @@
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
imx390_csi_in0: endpoint@0 {
|
||||
liimx390_csi_in0: endpoint@0 {
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_imx390_out0>;
|
||||
bus-width = <4>;
|
||||
remote-endpoint = <&liimx390_imx390_out0>;
|
||||
};
|
||||
};
|
||||
port@1 {
|
||||
reg = <1>;
|
||||
imx390_csi_out0: endpoint@1 {
|
||||
remote-endpoint = <&imx390_vi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
channel@1 {
|
||||
reg = <1>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
imx390_csi_in1: endpoint@2 {
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_imx390_out1>;
|
||||
};
|
||||
};
|
||||
port@1 {
|
||||
reg = <1>;
|
||||
imx390_csi_out1: endpoint@3 {
|
||||
remote-endpoint = <&imx390_vi_in1>;
|
||||
liimx390_csi_out0: endpoint@1 {
|
||||
remote-endpoint = <&liimx390_vi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
tca9546@70 {
|
||||
i2c@0 {
|
||||
imx390_a@1b {
|
||||
imx390_a@21 {
|
||||
compatible = "sony,imx390";
|
||||
reg = <0x1b>;
|
||||
reg = <0x21>;
|
||||
devnode = "video0";
|
||||
/* Physical dimensions of sensor */
|
||||
physical_w = "15.0";
|
||||
physical_h = "12.5";
|
||||
sensor_model ="imx390";
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
/* Defines number of frames to be dropped by driver internally after applying */
|
||||
/* sensor crop settings. Some sensors send corrupt frames after applying */
|
||||
/* crop co-ordinates */
|
||||
post_crop_frame_drop = "0";
|
||||
|
||||
/* Convert Gain to unit of dB (decibel) befor passing to kernel driver */
|
||||
use_decibel_gain = "true";
|
||||
|
||||
/* if true, delay gain setting by one frame to be in sync with exposure */
|
||||
|
||||
/* enable CID_SENSOR_MODE_ID for sensor modes selection */
|
||||
use_sensor_mode_id = "true";
|
||||
|
||||
/* WAR to prevent banding by reducing analog gain. Bug 2229902 */
|
||||
|
||||
/**
|
||||
* ==== Modes ====
|
||||
* A modeX node is required to support v4l2 driver
|
||||
* implementation with NVIDIA camera software stack
|
||||
*
|
||||
* mclk_khz = "";
|
||||
* Standard MIPI driving clock, typically 24MHz
|
||||
* == Signal properties ==
|
||||
*
|
||||
* num_lanes = "";
|
||||
* Number of lane channels sensor is programmed to output
|
||||
* phy_mode = "";
|
||||
* PHY mode used by the MIPI lanes for this device
|
||||
*
|
||||
* tegra_sinterface = "";
|
||||
* The base tegra serial interface lanes are connected to
|
||||
* CSI Serial interface connected to tegra
|
||||
* Incase of virtual HW devices, use virtual
|
||||
* For SW emulated devices, use host
|
||||
*
|
||||
* vc_id = "";
|
||||
* The virtual channel id of the sensor.
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
*
|
||||
* discontinuous_clk = "";
|
||||
* The sensor is programmed to use a discontinuous clock on MIPI lanes
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
*
|
||||
* dpcm_enable = "true";
|
||||
* The sensor is programmed to use a DPCM modes
|
||||
*
|
||||
* cil_settletime = "";
|
||||
* MIPI lane settle time value.
|
||||
* A "0" value attempts to autocalibrate based on mclk_khz and pix_clk_hz
|
||||
* == Image format Properties ==
|
||||
*
|
||||
* active_w = "";
|
||||
* Pixel active region width
|
||||
@@ -131,61 +109,117 @@
|
||||
* active_h = "";
|
||||
* Pixel active region height
|
||||
*
|
||||
* dynamic_pixel_bit_depth = "";
|
||||
* sensor dynamic bit depth for sensor mode
|
||||
*
|
||||
* csi_pixel_bit_depth = "";
|
||||
* sensor output bit depth for sensor mode
|
||||
*
|
||||
* mode_type="";
|
||||
* Sensor mode type, For eg: yuv, Rgb, bayer, bayer_wdr_pwl
|
||||
*
|
||||
* pixel_phase="";
|
||||
* Pixel phase for sensor mode, For eg: rggb, vyuy, rgb888
|
||||
*
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
* pixel_t = "";
|
||||
* The sensor readout pixel pattern
|
||||
*
|
||||
* line_length = "";
|
||||
* Pixel line length (width) for sensor mode.
|
||||
* This is used to calibrate features in our camera stack.
|
||||
*
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
* == Source Control Settings ==
|
||||
*
|
||||
* Gain factor used to convert fixed point integer to float
|
||||
* Gain range [min_gain/gain_factor, max_gain/gain_factor]
|
||||
* Gain step [step_gain/gain_factor is the smallest step that can be configured]
|
||||
* Default gain [Default gain to be initialized for the control.
|
||||
* use min_gain_val as default for optimal results]
|
||||
* Framerate factor used to convert fixed point integer to float
|
||||
* Framerate range [min_framerate/framerate_factor, max_framerate/framerate_factor]
|
||||
* Framerate step [step_framerate/framerate_factor is the smallest step that can be configured]
|
||||
* Default Framerate [Default framerate to be initialized for the control.
|
||||
* use max_framerate to get required performance]
|
||||
* Exposure factor used to convert fixed point integer to float
|
||||
* For convenience use 1 sec = 1000000us as conversion factor
|
||||
* Exposure range [min_exp_time/exposure_factor, max_exp_time/exposure_factor]
|
||||
* Exposure step [step_exp_time/exposure_factor is the smallest step that can be configured]
|
||||
* Default Exposure Time [Default exposure to be initialized for the control.
|
||||
* Set default exposure based on the default_framerate for optimal exposure settings]
|
||||
*
|
||||
*
|
||||
*
|
||||
* inherent_gain = "";
|
||||
* Gain obtained inherently from mode (ie. pixel binning)
|
||||
*
|
||||
* min_gain_val = ""; (floor to 6 decimal places)
|
||||
* max_gain_val = ""; (floor to 6 decimal places)
|
||||
* gain_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_gain_val = ""; (ceil to integer)
|
||||
* max_gain_val = ""; (ceil to integer)
|
||||
* step_gain_val = ""; (ceil to integer)
|
||||
* default_gain = ""; (ceil to integer)
|
||||
* Gain limits for mode
|
||||
* if use_decibel_gain = "true", please set the gain as decibel
|
||||
*
|
||||
* exposure_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_exp_time = ""; (ceil to integer)
|
||||
* max_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (us)
|
||||
* step_exp_time = ""; (ceil to integer)
|
||||
* default_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (sec)
|
||||
*
|
||||
*
|
||||
* min_hdr_ratio = "";
|
||||
* max_hdr_ratio = "";
|
||||
* HDR Ratio limits for mode
|
||||
*
|
||||
* min_framerate = "";
|
||||
* max_framerate = "";
|
||||
* framerate_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_framerate = ""; (ceil to integer)
|
||||
* max_framerate = ""; (ceil to integer)
|
||||
* step_framerate = ""; (ceil to integer)
|
||||
* default_framerate = ""; (ceil to integer)
|
||||
* Framerate limits for mode (fps)
|
||||
*
|
||||
* embedded_metadata_height = "";
|
||||
* Sensor embedded metadata height in units of rows.
|
||||
* If sensor does not support embedded metadata value should be 0.
|
||||
*/
|
||||
mode0 {/*mode IMX390_MODE_1920X1080_CROP_30FPS*/
|
||||
mode0 {/*mode IMX390_MODE_1936X1096_CROP_30FPS*/
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
num_lanes = "4";
|
||||
tegra_sinterface = "serial_a";
|
||||
discontinuous_clk = "no";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
dynamic_pixel_bit_depth = "20";
|
||||
csi_pixel_bit_depth = "12";
|
||||
mode_type = "bayer_wdr_pwl";
|
||||
pixel_phase = "rggb";
|
||||
active_w = "1936";
|
||||
active_h = "1096";
|
||||
readout_orientation = "0";
|
||||
line_length = "4400";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "14.58";
|
||||
pix_clk_hz = "148500000";
|
||||
serdes_pix_clk_hz = "500000000";
|
||||
gain_factor = "10";
|
||||
min_gain_val = "84"; /* dB */
|
||||
max_gain_val = "240"; /* dB */
|
||||
step_gain_val = "1"; /* 0.1 */
|
||||
default_gain = "84";
|
||||
framerate_factor = "1000000";
|
||||
min_framerate = "30000000";
|
||||
max_framerate = "30000000";
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000";
|
||||
exposure_factor = "1000000";
|
||||
min_exp_time = "2000"; /*us, 2 lines*/
|
||||
max_exp_time = "33000";
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "11000";/* us */
|
||||
embedded_metadata_height = "0";
|
||||
min_hdr_ratio = "64.0";
|
||||
max_hdr_ratio = "64.0";
|
||||
num_control_point = "9";
|
||||
control_point_x_0 = "0";
|
||||
control_point_y_0 = "0";
|
||||
control_point_x_1="479";
|
||||
control_point_y_1="479";
|
||||
control_point_x_2="1438";
|
||||
control_point_y_2="837";
|
||||
control_point_x_3="4315";
|
||||
control_point_y_3="1238";
|
||||
control_point_x_4="12945";
|
||||
control_point_y_4="1688";
|
||||
control_point_x_5="38836";
|
||||
control_point_y_5="2191";
|
||||
control_point_x_6="116508";
|
||||
control_point_y_6="2755";
|
||||
control_point_x_7="349525";
|
||||
control_point_y_7="3387";
|
||||
control_point_x_8="1048575";
|
||||
control_point_y_8="4095";
|
||||
};
|
||||
|
||||
mode1 {/*mode IMX390_MODE_1936X1096_CROP_30FPS*/
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "4";
|
||||
tegra_sinterface = "serial_a";
|
||||
vc_id = "0";
|
||||
discontinuous_clk = "no";
|
||||
@@ -195,13 +229,15 @@
|
||||
csi_pixel_bit_depth = "12";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
active_w = "1920";
|
||||
active_h = "1080";
|
||||
|
||||
active_w = "1936";
|
||||
active_h = "1096";
|
||||
readout_orientation = "0";
|
||||
line_length = "2200";
|
||||
inherent_gain = "1";
|
||||
pix_clk_hz = "74250000";
|
||||
serdes_pix_clk_hz = "200000000";
|
||||
|
||||
gain_factor = "10";
|
||||
min_gain_val = "0"; /* dB */
|
||||
max_gain_val = "300"; /* dB */
|
||||
@@ -221,190 +257,19 @@
|
||||
default_exp_time = "33333";/* us */
|
||||
embedded_metadata_height = "0";
|
||||
};
|
||||
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
imx390_imx390_out0: endpoint {
|
||||
vc-id = <0>;
|
||||
liimx390_imx390_out0: endpoint {
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_csi_in0>;
|
||||
bus-width = <4>;
|
||||
remote-endpoint = <&liimx390_csi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
gmsl-link {
|
||||
src-csi-port = "b";
|
||||
dst-csi-port = "a";
|
||||
serdes-csi-link = "a";
|
||||
csi-mode = "1x4";
|
||||
st-vc = <0>;
|
||||
vc-id = <0>;
|
||||
num-lanes = <2>;
|
||||
streams = "ued-u1", "raw12";
|
||||
};
|
||||
};
|
||||
imx390_b@1c {
|
||||
compatible = "sony,imx390";
|
||||
reg = <0x1c>;
|
||||
/* Physical dimensions of sensor */
|
||||
physical_w = "15.0";
|
||||
physical_h = "12.5";
|
||||
sensor_model ="imx390";
|
||||
/* Defines number of frames to be dropped by driver internally after applying */
|
||||
/* sensor crop settings. Some sensors send corrupt frames after applying */
|
||||
/* crop co-ordinates */
|
||||
post_crop_frame_drop = "0";
|
||||
/* Convert Gain to unit of dB (decibel) befor passing to kernel driver */
|
||||
use_decibel_gain = "true";
|
||||
/* enable CID_SENSOR_MODE_ID for sensor modes selection */
|
||||
use_sensor_mode_id = "true";
|
||||
/**
|
||||
* A modeX node is required to support v4l2 driver
|
||||
* implementation with NVIDIA camera software stack
|
||||
*
|
||||
* mclk_khz = "";
|
||||
* Standard MIPI driving clock, typically 24MHz
|
||||
*
|
||||
* num_lanes = "";
|
||||
* Number of lane channels sensor is programmed to output
|
||||
*
|
||||
* tegra_sinterface = "";
|
||||
* The base tegra serial interface lanes are connected to
|
||||
*
|
||||
* vc_id = "";
|
||||
* The virtual channel id of the sensor.
|
||||
*
|
||||
* discontinuous_clk = "";
|
||||
* The sensor is programmed to use a discontinuous clock on MIPI lanes
|
||||
*
|
||||
* dpcm_enable = "true";
|
||||
* The sensor is programmed to use a DPCM modes
|
||||
*
|
||||
* cil_settletime = "";
|
||||
* MIPI lane settle time value.
|
||||
* A "0" value attempts to autocalibrate based on mclk_khz and pix_clk_hz
|
||||
*
|
||||
* active_w = "";
|
||||
* Pixel active region width
|
||||
*
|
||||
* active_h = "";
|
||||
* Pixel active region height
|
||||
*
|
||||
* dynamic_pixel_bit_depth = "";
|
||||
* sensor dynamic bit depth for sensor mode
|
||||
*
|
||||
* csi_pixel_bit_depth = "";
|
||||
* sensor output bit depth for sensor mode
|
||||
*
|
||||
* mode_type="";
|
||||
* Sensor mode type, For eg: yuv, Rgb, bayer, bayer_wdr_pwl
|
||||
*
|
||||
* pixel_phase="";
|
||||
* Pixel phase for sensor mode, For eg: rggb, vyuy, rgb888
|
||||
*
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
*
|
||||
* line_length = "";
|
||||
* Pixel line length (width) for sensor mode.
|
||||
* This is used to calibrate features in our camera stack.
|
||||
*
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
*
|
||||
*
|
||||
*
|
||||
*
|
||||
* inherent_gain = "";
|
||||
* Gain obtained inherently from mode (ie. pixel binning)
|
||||
*
|
||||
* min_gain_val = ""; (floor to 6 decimal places)
|
||||
* max_gain_val = ""; (floor to 6 decimal places)
|
||||
* Gain limits for mode
|
||||
* if use_decibel_gain = "true", please set the gain as decibel
|
||||
*
|
||||
* min_exp_time = ""; (ceil to integer)
|
||||
* max_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (us)
|
||||
*
|
||||
*
|
||||
* min_hdr_ratio = "";
|
||||
* max_hdr_ratio = "";
|
||||
* HDR Ratio limits for mode
|
||||
*
|
||||
* min_framerate = "";
|
||||
* max_framerate = "";
|
||||
* Framerate limits for mode (fps)
|
||||
*
|
||||
* embedded_metadata_height = "";
|
||||
* Sensor embedded metadata height in units of rows.
|
||||
* If sensor does not support embedded metadata value should be 0.
|
||||
*/
|
||||
mode0 {/*mode IMX390_MODE_1920X1080_CROP_30FPS*/
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_a";
|
||||
vc_id = "1";
|
||||
discontinuous_clk = "no";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
dynamic_pixel_bit_depth = "12";
|
||||
csi_pixel_bit_depth = "12";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
active_w = "1920";
|
||||
active_h = "1080";
|
||||
readout_orientation = "0";
|
||||
line_length = "2200";
|
||||
inherent_gain = "1";
|
||||
pix_clk_hz = "74250000";
|
||||
serdes_pix_clk_hz = "200000000";
|
||||
gain_factor = "10";
|
||||
min_gain_val = "0"; /* dB */
|
||||
max_gain_val = "300"; /* dB */
|
||||
step_gain_val = "3"; /* 0.3 */
|
||||
default_gain = "0";
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
framerate_factor = "1000000";
|
||||
min_framerate = "30000000";
|
||||
max_framerate = "30000000";
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000";
|
||||
exposure_factor = "1000000";
|
||||
min_exp_time = "59"; /*us, 2 lines*/
|
||||
max_exp_time = "33333";
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "33333";/* us */
|
||||
embedded_metadata_height = "0";
|
||||
};
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
imx390_imx390_out1: endpoint {
|
||||
vc-id = <1>;
|
||||
port-index = <0>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&imx390_csi_in1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
gmsl-link {
|
||||
src-csi-port = "b";
|
||||
dst-csi-port = "a";
|
||||
serdes-csi-link = "b";
|
||||
csi-mode = "1x4";
|
||||
st-vc = <0>;
|
||||
vc-id = <1>;
|
||||
num-lanes = <2>;
|
||||
streams = "ued-u1", "raw12";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -440,46 +305,32 @@
|
||||
* isp_bw_margin_pct = <>;
|
||||
* Isp bandwidth margin in percentage
|
||||
*/
|
||||
num_csi_lanes = <2>;
|
||||
max_lane_speed = <4000000>;
|
||||
num_csi_lanes = <4>;
|
||||
max_lane_speed = <1500000>;
|
||||
min_bits_per_pixel = <10>;
|
||||
vi_peak_byte_per_pixel = <2>;
|
||||
vi_bw_margin_pct = <25>;
|
||||
isp_peak_byte_per_pixel = <5>;
|
||||
isp_bw_margin_pct = <25>;
|
||||
|
||||
/**
|
||||
* The general guideline for naming badge_info contains 3 parts, and is as follows,
|
||||
* The first part is the camera_board_id for the module; if the module is in a FFD
|
||||
* platform, then use the platform name for this part.
|
||||
* The second part contains the position of the module, ex. "rear" or "front".
|
||||
* The third part contains the last 6 characters of a part number which is found
|
||||
* in the module's specsheet from the vender.
|
||||
*/
|
||||
* The general guideline for naming badge_info contains 3 parts, and is as follows,
|
||||
* The first part is the camera_board_id for the module; if the module is in a FFD
|
||||
* platform, then use the platform name for this part.
|
||||
* The second part contains the position of the module, ex. "rear" or "front".
|
||||
* The third part contains the last 6 characters of a part number which is found
|
||||
* in the module's specsheet from the vender.
|
||||
*/
|
||||
modules {
|
||||
module0 {
|
||||
badge = "imx390_rear";
|
||||
position = "rear";
|
||||
orientation = "1";
|
||||
badge = "imx390_bottomleft_liimx390";
|
||||
position = "bottomleft";
|
||||
orientation = "0";
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Driver v4l2 device name */
|
||||
devname = "imx390 30-001b";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@0/imx390_a@1b";
|
||||
};
|
||||
};
|
||||
module1 {
|
||||
badge = "imx390_front";
|
||||
position = "front";
|
||||
orientation = "1";
|
||||
drivernode0 {
|
||||
/* Declare PCL support driver (classically known as guid) */
|
||||
pcl_id = "v4l2_sensor";
|
||||
/* Driver v4l2 device name */
|
||||
devname = "imx390 30-001c";
|
||||
/* Declare the device-tree hierarchy to driver instance */
|
||||
proc-device-tree = "/proc/device-tree/bus@0/i2c@3180000/tca9546@70/i2c@0/imx390_b@1c";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/i2c@3180000/tca9546@70/i2c@0/imx390_a@21";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
1577
overlay/tegra234-camera-p3762-a00.dtsi
Normal file
1577
overlay/tegra234-camera-p3762-a00.dtsi
Normal file
File diff suppressed because it is too large
Load Diff
1575
overlay/tegra234-camera-p3783-a00.dtsi
Normal file
1575
overlay/tegra234-camera-p3783-a00.dtsi
Normal file
File diff suppressed because it is too large
Load Diff
761
overlay/tegra234-camera-rbpcv2-imx219.dtsi
Normal file
761
overlay/tegra234-camera-rbpcv2-imx219.dtsi
Normal file
@@ -0,0 +1,761 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
/ {
|
||||
fragment-camera@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
tegra-capture-vi {
|
||||
num-channels = <2>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
vi_port0: port@0 {
|
||||
reg = <0>;
|
||||
rbpcv2_imx219_vi_in0: endpoint {
|
||||
port-index = <1>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_csi_out0>;
|
||||
};
|
||||
};
|
||||
vi_port1: port@1 {
|
||||
reg = <1>;
|
||||
rbpcv2_imx219_vi_in1: endpoint {
|
||||
port-index = <2>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_csi_out1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvcsi@15a00000 {
|
||||
num-channels = <2>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
csi_chan0: channel@0 {
|
||||
reg = <0>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
csi_chan0_port0: port@0 {
|
||||
reg = <0>;
|
||||
rbpcv2_imx219_csi_in0: endpoint@0 {
|
||||
port-index = <1>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_out0>;
|
||||
};
|
||||
};
|
||||
csi_chan0_port1: port@1 {
|
||||
reg = <1>;
|
||||
rbpcv2_imx219_csi_out0: endpoint@1 {
|
||||
remote-endpoint = <&rbpcv2_imx219_vi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
csi_chan1: channel@1 {
|
||||
reg = <1>;
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
csi_chan1_port0: port@0 {
|
||||
reg = <0>;
|
||||
rbpcv2_imx219_csi_in1: endpoint@2 {
|
||||
port-index = <2>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_out1>;
|
||||
};
|
||||
};
|
||||
csi_chan1_port1: port@1 {
|
||||
reg = <1>;
|
||||
rbpcv2_imx219_csi_out1: endpoint@3 {
|
||||
remote-endpoint = <&rbpcv2_imx219_vi_in1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
cam_i2cmux {
|
||||
i2c_0:i2c@0 {
|
||||
imx219_cam0: rbpcv2_imx219_a@10 {
|
||||
compatible = "sony,imx219";
|
||||
/* I2C device address */
|
||||
reg = <0x10>;
|
||||
/* V4L2 device node location */
|
||||
devnode = "video0";
|
||||
/* Physical dimensions of sensor */
|
||||
physical_w = "3.680";
|
||||
physical_h = "2.760";
|
||||
sensor_model = "imx219";
|
||||
use_sensor_mode_id = "true";
|
||||
/**
|
||||
* ==== Modes ====
|
||||
* A modeX node is required to support v4l2 driver
|
||||
* implementation with NVIDIA camera software stack
|
||||
*
|
||||
* == Signal properties ==
|
||||
*
|
||||
* phy_mode = "";
|
||||
* PHY mode used by the MIPI lanes for this device
|
||||
*
|
||||
* tegra_sinterface = "";
|
||||
* CSI Serial interface connected to tegra
|
||||
* Incase of virtual HW devices, use virtual
|
||||
* For SW emulated devices, use host
|
||||
*
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
*
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
*
|
||||
* == Image format Properties ==
|
||||
*
|
||||
* active_w = "";
|
||||
* Pixel active region width
|
||||
*
|
||||
* active_h = "";
|
||||
* Pixel active region height
|
||||
*
|
||||
* pixel_t = "";
|
||||
* The sensor readout pixel pattern
|
||||
*
|
||||
* line_length = "";
|
||||
* Pixel line length (width) for sensor mode.
|
||||
*
|
||||
* == Source Control Settings ==
|
||||
*
|
||||
* Gain factor used to convert fixed point integer to float
|
||||
* Gain range [min_gain/gain_factor, max_gain/gain_factor]
|
||||
* Gain step [step_gain/gain_factor is the smallest step that can be configured]
|
||||
* Default gain [Default gain to be initialized for the control.
|
||||
* use min_gain_val as default for optimal results]
|
||||
* Framerate factor used to convert fixed point integer to float
|
||||
* Framerate range [min_framerate/framerate_factor, max_framerate/framerate_factor]
|
||||
* Framerate step [step_framerate/framerate_factor is the smallest step that can be configured]
|
||||
* Default Framerate [Default framerate to be initialized for the control.
|
||||
* use max_framerate to get required performance]
|
||||
* Exposure factor used to convert fixed point integer to float
|
||||
* For convenience use 1 sec = 1000000us as conversion factor
|
||||
* Exposure range [min_exp_time/exposure_factor, max_exp_time/exposure_factor]
|
||||
* Exposure step [step_exp_time/exposure_factor is the smallest step that can be configured]
|
||||
* Default Exposure Time [Default exposure to be initialized for the control.
|
||||
* Set default exposure based on the default_framerate for optimal exposure settings]
|
||||
*
|
||||
* gain_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_gain_val = ""; (ceil to integer)
|
||||
* max_gain_val = ""; (ceil to integer)
|
||||
* step_gain_val = ""; (ceil to integer)
|
||||
* default_gain = ""; (ceil to integer)
|
||||
* Gain limits for mode
|
||||
*
|
||||
* exposure_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_exp_time = ""; (ceil to integer)
|
||||
* max_exp_time = ""; (ceil to integer)
|
||||
* step_exp_time = ""; (ceil to integer)
|
||||
* default_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (sec)
|
||||
*
|
||||
* framerate_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_framerate = ""; (ceil to integer)
|
||||
* max_framerate = ""; (ceil to integer)
|
||||
* step_framerate = ""; (ceil to integer)
|
||||
* default_framerate = ""; (ceil to integer)
|
||||
* Framerate limits for mode (fps)
|
||||
*
|
||||
* embedded_metadata_height = "";
|
||||
* Sensor embedded metadata height in units of rows.
|
||||
* If sensor does not support embedded metadata value should be 0.
|
||||
*/
|
||||
mode0 { /* IMX219_MODE_3280x2464_21FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_b";
|
||||
lane_polarity = "6";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "3280";
|
||||
active_h = "2464";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "21000000"; /* 21.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "21000000"; /* 21.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode1 { /* IMX219_MODE_3280x1848_28FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_b";
|
||||
lane_polarity = "6";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "3280";
|
||||
active_h = "1848";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "28000000"; /* 28.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "28000000"; /* 28.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode2 { /* IMX219_MODE_1920x1080_30FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_b";
|
||||
lane_polarity = "6";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1920";
|
||||
active_h = "1080";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "30000000"; /* 30.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000"; /* 30.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode3 { /* IMX219_MODE_1640x1232_30FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_b";
|
||||
lane_polarity = "6";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1640";
|
||||
active_h = "1232";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "30000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode4 { /* IMX219_MODE_1280x720_60FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_b";
|
||||
lane_polarity = "6";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1280";
|
||||
active_h = "720";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "60000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "60000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
rbpcv2_imx219_out0: endpoint {
|
||||
port-index = <1>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_csi_in0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
i2c_1: i2c@1 {
|
||||
imx219_cam1: rbpcv2_imx219_c@10 {
|
||||
compatible = "sony,imx219";
|
||||
/* I2C device address */
|
||||
reg = <0x10>;
|
||||
/* V4L2 device node location */
|
||||
devnode = "video1";
|
||||
/* Physical dimensions of sensor */
|
||||
physical_w = "3.680";
|
||||
physical_h = "2.760";
|
||||
sensor_model = "imx219";
|
||||
use_sensor_mode_id = "true";
|
||||
/**
|
||||
* ==== Modes ====
|
||||
* A modeX node is required to support v4l2 driver
|
||||
* implementation with NVIDIA camera software stack
|
||||
*
|
||||
* == Signal properties ==
|
||||
*
|
||||
* phy_mode = "";
|
||||
* PHY mode used by the MIPI lanes for this device
|
||||
*
|
||||
* tegra_sinterface = "";
|
||||
* CSI Serial interface connected to tegra
|
||||
* Incase of virtual HW devices, use virtual
|
||||
* For SW emulated devices, use host
|
||||
*
|
||||
* pix_clk_hz = "";
|
||||
* Sensor pixel clock used for calculations like exposure and framerate
|
||||
*
|
||||
* readout_orientation = "0";
|
||||
* Based on camera module orientation.
|
||||
* Only change readout_orientation if you specifically
|
||||
* Program a different readout order for this mode
|
||||
*
|
||||
* == Image format Properties ==
|
||||
*
|
||||
* active_w = "";
|
||||
* Pixel active region width
|
||||
*
|
||||
* active_h = "";
|
||||
* Pixel active region height
|
||||
*
|
||||
* pixel_t = "";
|
||||
* The sensor readout pixel pattern
|
||||
*
|
||||
* line_length = "";
|
||||
* Pixel line length (width) for sensor mode.
|
||||
*
|
||||
* == Source Control Settings ==
|
||||
*
|
||||
* Gain factor used to convert fixed point integer to float
|
||||
* Gain range [min_gain/gain_factor, max_gain/gain_factor]
|
||||
* Gain step [step_gain/gain_factor is the smallest step that can be configured]
|
||||
* Default gain [Default gain to be initialized for the control.
|
||||
* use min_gain_val as default for optimal results]
|
||||
* Framerate factor used to convert fixed point integer to float
|
||||
* Framerate range [min_framerate/framerate_factor, max_framerate/framerate_factor]
|
||||
* Framerate step [step_framerate/framerate_factor is the smallest step that can be configured]
|
||||
* Default Framerate [Default framerate to be initialized for the control.
|
||||
* use max_framerate to get required performance]
|
||||
* Exposure factor used to convert fixed point integer to float
|
||||
* For convenience use 1 sec = 1000000us as conversion factor
|
||||
* Exposure range [min_exp_time/exposure_factor, max_exp_time/exposure_factor]
|
||||
* Exposure step [step_exp_time/exposure_factor is the smallest step that can be configured]
|
||||
* Default Exposure Time [Default exposure to be initialized for the control.
|
||||
* Set default exposure based on the default_framerate for optimal exposure settings]
|
||||
*
|
||||
* gain_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_gain_val = ""; (ceil to integer)
|
||||
* max_gain_val = ""; (ceil to integer)
|
||||
* step_gain_val = ""; (ceil to integer)
|
||||
* default_gain = ""; (ceil to integer)
|
||||
* Gain limits for mode
|
||||
*
|
||||
* exposure_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_exp_time = ""; (ceil to integer)
|
||||
* max_exp_time = ""; (ceil to integer)
|
||||
* step_exp_time = ""; (ceil to integer)
|
||||
* default_exp_time = ""; (ceil to integer)
|
||||
* Exposure Time limits for mode (sec)
|
||||
*
|
||||
* framerate_factor = ""; (integer factor used for floating to fixed point conversion)
|
||||
* min_framerate = ""; (ceil to integer)
|
||||
* max_framerate = ""; (ceil to integer)
|
||||
* step_framerate = ""; (ceil to integer)
|
||||
* default_framerate = ""; (ceil to integer)
|
||||
* Framerate limits for mode (fps)
|
||||
*
|
||||
* embedded_metadata_height = "";
|
||||
* Sensor embedded metadata height in units of rows.
|
||||
* If sensor does not support embedded metadata value should be 0.
|
||||
*/
|
||||
mode0 { /* IMX219_MODE_3280x2464_21FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_c";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "3280";
|
||||
active_h = "2464";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "21000000"; /* 21.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "21000000"; /* 21.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode1 { /* IMX219_MODE_3280x1848_28FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_c";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "3280";
|
||||
active_h = "1848";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "28000000"; /* 28.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "28000000"; /* 28.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode2 { /* IMX219_MODE_1920x1080_30FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_c";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1920";
|
||||
active_h = "1080";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "30000000"; /* 30.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000"; /* 30.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode3 { /* IMX219_MODE_1640x1232_30FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_c";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1640";
|
||||
active_h = "1232";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "30000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "30000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
mode4 { /* IMX219_MODE_1280x720_60FPS */
|
||||
mclk_khz = "24000";
|
||||
num_lanes = "2";
|
||||
tegra_sinterface = "serial_c";
|
||||
phy_mode = "DPHY";
|
||||
discontinuous_clk = "yes";
|
||||
dpcm_enable = "false";
|
||||
cil_settletime = "0";
|
||||
active_w = "1280";
|
||||
active_h = "720";
|
||||
mode_type = "bayer";
|
||||
pixel_phase = "rggb";
|
||||
csi_pixel_bit_depth = "10";
|
||||
readout_orientation = "90";
|
||||
line_length = "3448";
|
||||
inherent_gain = "1";
|
||||
mclk_multiplier = "9.33";
|
||||
pix_clk_hz = "182400000";
|
||||
gain_factor = "16";
|
||||
framerate_factor = "1000000";
|
||||
exposure_factor = "1000000";
|
||||
min_gain_val = "16"; /* 1.00x */
|
||||
max_gain_val = "170"; /* 10.66x */
|
||||
step_gain_val = "1";
|
||||
default_gain = "16"; /* 1.00x */
|
||||
min_hdr_ratio = "1";
|
||||
max_hdr_ratio = "1";
|
||||
min_framerate = "2000000"; /* 2.0 fps */
|
||||
max_framerate = "60000000"; /* 60.0 fps */
|
||||
step_framerate = "1";
|
||||
default_framerate = "60000000"; /* 60.0 fps */
|
||||
min_exp_time = "13"; /* us */
|
||||
max_exp_time = "683709"; /* us */
|
||||
step_exp_time = "1";
|
||||
default_exp_time = "2495"; /* us */
|
||||
embedded_metadata_height = "2";
|
||||
};
|
||||
ports {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
port@0 {
|
||||
reg = <0>;
|
||||
rbpcv2_imx219_out1: endpoint {
|
||||
port-index = <2>;
|
||||
bus-width = <2>;
|
||||
remote-endpoint = <&rbpcv2_imx219_csi_in1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
lens_imx219@RBPCV2 {
|
||||
min_focus_distance = "0.0";
|
||||
hyper_focal = "0.0";
|
||||
focal_length = "3.04";
|
||||
f_number = "2.0";
|
||||
aperture = "0.0";
|
||||
};
|
||||
};
|
||||
|
||||
tcp: tegra-camera-platform {
|
||||
compatible = "nvidia, tegra-camera-platform";
|
||||
/**
|
||||
* Physical settings to calculate max ISO BW
|
||||
*
|
||||
* num_csi_lanes = <>;
|
||||
* Total number of CSI lanes when all cameras are active
|
||||
*
|
||||
* max_lane_speed = <>;
|
||||
* Max lane speed in Kbit/s
|
||||
*
|
||||
* min_bits_per_pixel = <>;
|
||||
* Min bits per pixel
|
||||
*
|
||||
* vi_peak_byte_per_pixel = <>;
|
||||
* Max byte per pixel for the VI ISO case
|
||||
*
|
||||
* vi_bw_margin_pct = <>;
|
||||
* Vi bandwidth margin in percentage
|
||||
*
|
||||
* max_pixel_rate = <>;
|
||||
* Max pixel rate in Kpixel/s for the ISP ISO case
|
||||
*
|
||||
* isp_peak_byte_per_pixel = <>;
|
||||
* Max byte per pixel for the ISP ISO case
|
||||
*
|
||||
* isp_bw_margin_pct = <>;
|
||||
* Isp bandwidth margin in percentage
|
||||
*/
|
||||
num_csi_lanes = <4>;
|
||||
max_lane_speed = <1500000>;
|
||||
min_bits_per_pixel = <10>;
|
||||
vi_peak_byte_per_pixel = <2>;
|
||||
vi_bw_margin_pct = <25>;
|
||||
max_pixel_rate = <240000>;
|
||||
isp_peak_byte_per_pixel = <5>;
|
||||
isp_bw_margin_pct = <25>;
|
||||
/**
|
||||
* The general guideline for naming badge_info contains 3 parts, and is as follows,
|
||||
* The first part is the camera_board_id for the module; if the module is in a FFD
|
||||
* platform, then use the platform name for this part.
|
||||
* The second part contains the position of the module, ex. "rear" or "front".
|
||||
* The third part contains the last 6 characters of a part number which is found
|
||||
* in the module's specsheet from the vendor.
|
||||
*/
|
||||
modules {
|
||||
cam_module0: module0 {
|
||||
badge = "jakku_front_RBP194";
|
||||
position = "front";
|
||||
orientation = "1";
|
||||
cam_module0_drivernode0: drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/cam_i2cmux/i2c@0/rbpcv2_imx219_a@10";
|
||||
};
|
||||
cam_module0_drivernode1: drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/lens_imx219@RBPCV2";
|
||||
};
|
||||
};
|
||||
cam_module1: module1 {
|
||||
badge = "jakku_rear_RBP194";
|
||||
position = "rear";
|
||||
orientation = "1";
|
||||
cam_module1_drivernode0: drivernode0 {
|
||||
pcl_id = "v4l2_sensor";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/cam_i2cmux/i2c@1/rbpcv2_imx219_c@10";
|
||||
};
|
||||
cam_module1_drivernode1: drivernode1 {
|
||||
pcl_id = "v4l2_lens";
|
||||
sysfs-device-tree = "/sys/firmware/devicetree/base/bus@0/lens_imx219@RBPCV2/";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,10 +1,12 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 Carveouts Overlay";
|
||||
|
||||
fragment@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
@@ -16,6 +18,7 @@
|
||||
|
||||
vpr: vpr-carveout {
|
||||
compatible = "nvidia,vpr-carveout";
|
||||
no-map;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
|
||||
@@ -1,540 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-t234-dcb@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
|
||||
display@13800000 {
|
||||
nvidia,dcb-image = [
|
||||
55 aa 16 00 00 37 34 30 30 e9 4c 19 77 cc 56 49
|
||||
44 45 4f 20 0d 00 00 00 70 01 00 00 00 00 49 42
|
||||
4d 20 56 47 41 20 43 6f 6d 70 61 74 69 62 6c 65
|
||||
01 00 00 00 10 00 c7 17 31 30 2f 32 36 2f 32 31
|
||||
00 00 00 00 00 00 00 00 21 18 50 00 f1 2a 00 00
|
||||
50 4d 49 44 00 00 00 00 00 00 00 a0 00 b0 00 b8
|
||||
00 c0 00 0e 47 41 31 30 42 20 56 47 41 20 42 49
|
||||
4f 53 0d 0a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 56 65 72 73 69 6f 6e 20 39 34 2e
|
||||
30 42 2e 30 30 2e 30 30 2e 32 30 20 0d 0a 00 43
|
||||
6f 70 79 72 69 67 68 74 20 28 43 29 20 31 39 39
|
||||
36 2d 32 30 32 31 20 4e 56 49 44 49 41 20 43 6f
|
||||
72 70 2e 0d 0a 00 00 00 ff ff 00 00 00 00 ff ff
|
||||
47 50 55 20 42 6f 61 72 64 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 43 68 69 70 20 52 65 76 20 20 20 00 00
|
||||
00 00 00 00 00 00 00 ba 91 98 96 91 9a 9a 8d 96
|
||||
91 98 df ad 9a 93 9a 9e 8c 9a df d2 df b1 90 8b
|
||||
df b9 90 8d df af 8d 90 9b 8a 9c 8b 96 90 91 df
|
||||
aa 8c 9a f2 f5 ff 00 00 00 00 00 00 00 00 00 00
|
||||
50 43 49 52 de 10 94 22 00 00 18 00 00 00 00 03
|
||||
16 00 01 00 00 80 00 00 2e 8b c0 2e 8b c0 8b c0
|
||||
4e 50 44 45 01 01 14 00 16 00 00 01 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
ff b8 42 49 54 00 00 01 0c 06 12 45 32 01 04 00
|
||||
38 02 42 02 25 00 44 02 43 02 2c 00 69 02 44 01
|
||||
04 00 95 02 49 01 24 00 99 02 4d 02 29 00 bd 02
|
||||
4e 00 00 00 00 00 50 02 e8 00 e6 02 53 02 18 00
|
||||
ce 03 54 01 02 00 e6 03 55 01 05 00 ec 03 56 01
|
||||
06 00 f1 03 78 01 08 00 f7 03 64 01 02 00 ff 03
|
||||
70 02 04 00 01 04 75 01 11 00 05 04 69 02 6e 00
|
||||
18 04 45 01 04 00 e8 03 00 00 86 04 86 04 fe 20
|
||||
00 21 f0 2a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 0b 94 20 00 00 00 00 00 a8 07
|
||||
00 00 00 00 00 00 00 00 02 00 5c 5c 28 02 00 00
|
||||
3c 02 04 00 10 00 00 00 00 f5 0e 00 00 00 00 00
|
||||
00 35 44 00 00 c7 2d 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 72 30 00 00 e1 44 00 00 1f 45 00
|
||||
00 46 45 00 00 00 00 00 00 da 04 00 00 00 00 de
|
||||
04 00 00 4a 08 de 04 26 2a 4a 08 28 2a 86 04 ef
|
||||
09 14 21 d4 09 d7 20 28 2a 90 00 ab 21 01 4c 08
|
||||
3a 09 f0 43 00 00 fa 43 00 00 03 10 00 00 00 21
|
||||
00 00 0c 21 00 00 50 4a 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 d5 33 00 00 bb 36 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 af 3c 00 00 00 00 00 00 e9 3c
|
||||
00 00 0e 43 00 00 00 00 00 00 00 00 00 00 df 33
|
||||
00 00 2e 3d 00 00 9c 43 00 00 ad 36 00 00 00 00
|
||||
00 00 00 00 00 00 be 43 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 45 0b
|
||||
00 00 c1 0a 00 00 5b 0b 00 00 11 3c 00 00 17 3c
|
||||
00 00 1c 3c 00 00 20 3c 00 00 2a 3c 00 00 31 3c
|
||||
00 00 3f 3c 00 00 81 3c 00 00 00 00 00 00 00 00
|
||||
00 00 92 3c 00 00 ec 45 00 00 92 47 00 00 07 48
|
||||
00 00 8d 49 00 00 7c 4b 00 00 b8 4b 00 00 e2 49
|
||||
00 00 98 3c 00 00 79 3c 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 e8 4d 00 00 9c 3c 00 00 a5 3c
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 64 00
|
||||
50 b5 00 19 cf 00 28 75 0e 14 89 0e 23 00 01 23
|
||||
23 01 14 ac 0e 28 18 11 00 00 00 00 d4 0e 01 00
|
||||
00 f1 0d c3 0c 00 00 00 00 01 01 00 00 00 00 f4
|
||||
1c 2d 4e 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 92 2d 00 00 00 00 00 00 0b 94 20 00 00 20
|
||||
92 d2 01 58 03 00 00 31 30 2f 32 36 2f 32 31 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 21 01 10 00 00
|
||||
00 80 01 00 00 00 00 00 30 30 30 30 30 30 30 30
|
||||
30 30 30 30 00 00 00 00 00 00 00 00 03 42 00 00
|
||||
b9 78 8f 47 ad 04 4f 3d bf 01 4c 10 55 04 be ee
|
||||
54 33 00 00 00 00 00 00 c5 4c 00 00 00 00 00 00
|
||||
00 00 93 4e 00 00 01 00 10 00 bf 09 30 00 02 00
|
||||
94 22 00 00 00 00 01 00 44 00 6b 09 00 00 86 04
|
||||
00 00 3a 09 00 00 de 04 00 00 00 00 00 00 4a 08
|
||||
00 00 5c 08 00 00 45 0b 00 00 c1 0a 00 00 5b 0b
|
||||
00 00 71 0b 00 00 f1 0d 00 00 c3 0c 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 3c 21 00 00 30 c0
|
||||
61 40 00 00 00 10 00 00 00 00 08 23 61 00 80 00
|
||||
00 00 80 00 00 00 88 23 61 00 80 00 00 00 80 00
|
||||
00 00 08 24 61 00 80 00 00 00 80 00 00 00 88 24
|
||||
61 00 80 00 00 00 80 00 00 00 08 25 61 00 80 00
|
||||
00 00 80 00 00 00 88 25 61 00 80 00 00 00 80 00
|
||||
00 00 08 26 61 00 80 00 00 00 80 00 00 00 00 2a
|
||||
13 00 00 00 04 00 00 00 04 00 00 2a 13 00 00 00
|
||||
01 00 00 00 01 00 00 6e 13 00 00 00 04 00 00 00
|
||||
04 00 00 6e 13 00 00 00 01 00 00 00 01 00 4c 00
|
||||
12 00 3f 00 00 00 00 00 00 00 0c 24 02 00 01 00
|
||||
00 00 00 00 00 00 e4 05 02 00 7c 00 00 00 00 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 18 00 00 00 e4 05
|
||||
02 00 7c 00 00 00 0c 00 00 00 e4 05 02 00 7c 00
|
||||
00 00 04 00 00 00 e4 05 02 00 7c 00 00 00 08 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 14 00 00 00 20 0e
|
||||
9a 00 00 00 02 00 00 00 02 00 00 0e 9a 00 00 00
|
||||
02 00 00 00 02 00 00 0e 9a 00 01 00 00 00 01 00
|
||||
00 00 34 c0 61 40 00 00 00 80 00 00 00 00 00 0c
|
||||
82 00 ff ff ff ff 00 00 00 00 00 0c 82 00 01 00
|
||||
00 00 00 00 00 00 00 0c 82 00 02 00 00 00 00 00
|
||||
00 00 00 0c 82 00 04 00 00 00 00 00 00 00 00 0c
|
||||
82 00 08 00 00 00 00 00 00 00 00 0c 82 00 10 00
|
||||
00 00 00 00 00 00 00 0c 82 00 20 00 00 00 00 00
|
||||
00 00 90 02 82 00 01 00 00 00 00 00 00 00 88 02
|
||||
82 00 ff 00 00 00 00 00 00 00 c0 04 82 00 07 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 88 80 08 00 00 00 0f 00 00 00 01 00 40 c0
|
||||
08 00 00 00 0c 00 00 00 0c 00 40 c0 08 00 1f 00
|
||||
00 00 00 00 00 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 74 09 9a 00 0f 00 00 00 00 00 00 00 e8 73
|
||||
13 00 01 00 00 00 01 00 00 00 0c 06 9a 00 40 00
|
||||
00 00 40 00 00 00 64 00 12 00 40 00 00 00 40 00
|
||||
00 00 04 14 00 00 04 00 00 00 00 00 00 00 04 14
|
||||
00 00 08 00 00 00 08 00 00 00 14 38 82 00 00 00
|
||||
01 00 00 00 01 00 00 0a 00 00 00 00 f0 1f 00 00
|
||||
00 00 0c 14 00 00 01 00 00 00 01 00 00 00 0c 14
|
||||
00 00 02 00 00 00 01 00 00 00 88 54 62 00 00 00
|
||||
01 00 00 00 00 00 88 54 62 00 00 00 02 00 00 00
|
||||
00 00 88 54 62 00 00 00 04 00 00 00 00 00 9c 8b
|
||||
11 00 00 00 00 80 00 00 00 00 14 0c 82 00 01 00
|
||||
00 00 00 00 00 00 14 0c 82 00 02 00 00 00 00 00
|
||||
00 00 14 0c 82 00 04 00 00 00 00 00 00 00 14 0c
|
||||
82 00 08 00 00 00 00 00 00 00 14 0c 82 00 10 00
|
||||
00 00 00 00 00 00 14 0c 82 00 20 00 00 00 00 00
|
||||
00 00 9c 8b 11 00 00 00 00 80 00 00 00 00 10 01
|
||||
82 00 01 00 00 00 00 00 00 00 d4 06 82 00 ff 03
|
||||
00 00 00 00 00 00 14 0c 82 00 3f 00 00 00 01 00
|
||||
00 00 00 14 00 00 02 00 00 00 00 00 00 00 44 c1
|
||||
61 60 01 00 00 00 01 00 00 00 20 87 08 00 04 00
|
||||
00 00 00 00 00 00 40 00 82 00 01 00 00 00 00 00
|
||||
00 00 54 9b 41 00 ff 00 00 00 00 00 00 00 68 9b
|
||||
41 00 03 00 00 00 00 00 00 00 40 80 11 00 02 00
|
||||
00 00 00 00 00 00 04 0c 82 00 01 00 00 00 00 00
|
||||
00 00 04 14 00 00 00 04 00 00 00 00 00 00 34 04
|
||||
82 00 01 00 00 00 00 00 00 00 4c 08 00 01 02 03
|
||||
04 05 06 07 00 01 02 03 04 05 06 07 41 06 24 06
|
||||
00 00 00 07 00 02 bf 00 01 51 00 04 bf 00 02 5e
|
||||
00 01 bf 00 03 52 00 03 bf 00 84 19 00 00 4f 00
|
||||
85 7b 59 98 4f 00 06 ff 00 00 4f 00 07 ff 00 00
|
||||
ef 00 08 ff 00 00 ef 00 09 ff 00 00 ef 00 0a ff
|
||||
00 00 ef 00 0b ff 00 00 ef 00 0c ff 00 00 ef 00
|
||||
0d ff 00 00 ef 00 0e ff 00 00 ef 00 0f ff 00 00
|
||||
ef 00 10 42 50 11 e4 00 11 41 42 0b e2 00 12 40
|
||||
41 0a e1 00 13 70 51 12 e5 00 14 ff 00 00 ef 00
|
||||
15 ff 00 00 ef 00 16 ff 00 00 ef 00 17 ff 00 00
|
||||
ef 00 18 ff 00 00 ef 00 19 ff 00 00 ef 00 1a ff
|
||||
00 00 ef 00 1b ff 00 00 ef 00 1c ff 00 00 ef 00
|
||||
1d ff 00 00 ef 00 1e ff 00 00 ef 00 1f ff 00 00
|
||||
ef 00 00 ff 00 00 0f 00 00 ff 00 00 0f 00 00 ff
|
||||
00 00 0f 00 00 ff 00 00 0f 00 10 07 16 10 00 a1
|
||||
0a 01 f0 10 03 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 1f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 2f 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 3f 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 4f 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 5f
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 6f 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 7f 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 8f 00 00 00 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 9f 01 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 af 02 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 bf 03 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 cf 04 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 df
|
||||
05 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 ef 06 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 ff 07 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e
|
||||
0f 10 11 12 13 14 15 16 17 18 19 1a 1b 1c 1d 1e
|
||||
1f 10 04 20 04 00 00 80 00 b8 4c 0a ff e0 93 04
|
||||
00 20 d6 13 00 e0 93 04 01 20 d6 13 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 ff 00 00 00
|
||||
00 00 00 00 00 00 00 00 01 00 00 00 00 ff 00 00
|
||||
00 00 00 00 00 20 05 11 01 00 00 35 0c 00 ff ff
|
||||
ff ff ff ff ff ff ff 00 00 00 00 10 05 11 01 00
|
||||
00 00 00 ff ff 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 30 08 10 01 14 01 15 0e 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 10 0d 17 34 b0 8f 11 00 00 00 00 00 00
|
||||
00 00 00 34 a8 04 82 00 00 00 00 00 00 00 00 00
|
||||
34 a0 04 82 00 00 00 00 00 00 00 00 00 34 d4 02
|
||||
82 00 00 00 00 00 00 00 00 00 34 a4 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 7c 14 00 00 00 00 00 00
|
||||
00 00 00 00 34 08 0e 82 00 00 00 00 00 00 00 00
|
||||
00 34 0c 0e 82 00 00 00 00 00 00 00 00 00 34 a8
|
||||
83 11 00 00 00 00 00 00 00 00 00 34 78 01 82 00
|
||||
00 00 00 00 00 00 00 00 34 78 01 82 00 00 00 00
|
||||
00 00 00 00 00 34 ac 04 82 00 00 00 00 00 00 00
|
||||
00 00 34 94 10 82 00 00 00 00 00 00 00 00 00 34
|
||||
88 10 82 00 00 00 00 00 00 00 00 00 34 8c 10 82
|
||||
00 00 00 00 00 00 00 00 00 34 90 10 82 00 00 00
|
||||
00 00 00 00 00 00 34 ac 83 11 00 00 00 00 00 00
|
||||
00 00 00 34 78 01 82 00 00 00 00 00 00 00 00 00
|
||||
34 d4 02 82 00 00 00 00 00 00 00 00 00 34 78 05
|
||||
82 00 00 00 00 00 00 00 00 00 34 b0 04 82 00 00
|
||||
00 00 00 00 00 00 00 34 78 01 82 00 00 00 00 00
|
||||
00 00 00 00 34 7c 07 82 00 00 00 00 00 00 00 00
|
||||
00 10 03 1b 05 80 00 07 60 05 08 40 08 09 60 0d
|
||||
0a 40 10 0d f0 17 0c e0 15 0e 60 18 0f 40 1c 10
|
||||
e0 23 15 80 24 16 26 29 17 60 2d 18 40 30 19 60
|
||||
35 1a 60 39 1b 60 3d 1d e0 43 1e a5 44 1f 60 49
|
||||
20 60 4d 21 60 51 22 fc 47 23 a0 58 24 66 59 25
|
||||
2c 5a 26 f2 5a ff 7d f4 ed 1f 18 7c a3 82 dc b6
|
||||
81 88 d5 6f da 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 4e 56 49 44 49 41 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 4e 56 49 44 49 41 20
|
||||
43 6f 72 70 6f 72 61 74 69 6f 6e 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 42 49 4f 53
|
||||
20 43 65 72 74 69 66 69 63 61 74 65 20 43 68 65
|
||||
63 6b 20 46 61 69 6c 65 64 21 21 21 0d 0a 00 00
|
||||
00 00 00 00 22 05 02 0e 0c 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 50 04 13 0e 07 95 01 95 01 d0 07
|
||||
a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 08 95 01 95
|
||||
01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f 0b
|
||||
95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff
|
||||
01 3f 04 e1 00 13 01 94 11 28 23 e1 00 13 01 01
|
||||
01 14 ff 01 02 0c 1b 00 1b 00 40 06 80 0c 1b 00
|
||||
1b 00 01 01 28 ff 01 3f 41 1b 00 1b 00 40 06 8c
|
||||
0a 1b 00 28 00 01 ff 28 ff 03 3f 42 1b 00 1b 00
|
||||
40 06 8c 0a 1b 00 28 00 01 ff 28 ff 03 3f 80 1b
|
||||
00 1b 00 20 03 54 06 1b 00 1b 00 01 01 14 ff 01
|
||||
3f 81 1b 00 1b 00 20 03 54 06 1b 00 1b 00 01 01
|
||||
14 ff 01 3f 82 1b 00 1b 00 20 03 54 06 1b 00 1b
|
||||
00 01 01 14 ff 01 3f 83 1b 00 1b 00 20 03 54 06
|
||||
1b 00 1b 00 01 01 14 ff 01 3f 0d 1b 00 1b 00 20
|
||||
03 54 06 1b 00 1b 00 01 01 14 ff 01 3f 0e 1b 00
|
||||
1b 00 e8 03 d0 07 0d 00 1b 00 01 ff 28 ff 01 1f
|
||||
0f 95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32
|
||||
ff 01 3f 10 04 02 06 00 00 00 07 00 07 00 07 00
|
||||
07 00 07 10 05 04 10 04 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1c 1c 1c 1c 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2f 2f 2f 2f
|
||||
1f 1f 1f 1f 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 0e 0e 0e 0e 29 29 29 29
|
||||
18 18 18 18 0f 46 40 00 0e 0e 0e 0e 28 28 28 28
|
||||
1a 1a 1a 1a 0f 46 40 00 0e 0e 0e 0e 27 27 27 27
|
||||
1c 1c 1c 1c 0f 46 40 00 0e 0e 0e 0e 26 26 26 26
|
||||
1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f 2d 2d 2d 2d
|
||||
19 19 19 19 0f 46 40 00 0f 0f 0f 0f 2c 2c 2c 2c
|
||||
1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f 2b 2b 2b 2b
|
||||
1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f 2a 2a 2a 2a
|
||||
1f 1f 1f 1f 0f 46 40 00 20 19 04 00 00 50 32 74
|
||||
40 e8 80 e4 57 01 04 04 06 76 19 00 00 13 10 00
|
||||
00 49 11 00 00 47 12 00 00 45 13 00 00 43 14 00
|
||||
00 41 15 00 00 3f 16 00 00 10 08 0e 05 00 2c 04
|
||||
04 d1 84 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00
|
||||
00 00 00 00 00 88 58 24 00 00 00 00 00 75 40 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 3f 3f 3f 3f 05 05 05 05 0a 0a 0a 0a 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 65 19 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a
|
||||
3a 00 00 00 00 00 00 00 00 00 00 00 00 f8 5a 24
|
||||
00 00 00 00 00 00 00 00 00 00 00 0a 0a 00 06 00
|
||||
00 00 00 00 58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 03 00 00 01 0a 05 0f 46 40 00 00 03 00 44 06
|
||||
00 00 01 0a 08 0f 46 40 00 00 03 00 44 08 00 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0a 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0c 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1
|
||||
84 00 00 00 00 0a 05 00 06 00 00 00 00 00 38 3d
|
||||
3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00 00 00
|
||||
00 00 00 88 58 24 00 00 00 00 00 75 40 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 65 19 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 48 3a 3a 3a 3a 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 f8 5a 24 00 00
|
||||
00 00 00 00 00 00 00 00 00 0a 0a 00 06 00 00 00
|
||||
00 00 58 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0d 00 00
|
||||
01 0a 08 0f 46 40 00 00 03 00 44 0e 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0f 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 10 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 00 00 00 00 05 05 05 05 00 00 00 00 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 75 40 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f
|
||||
3f 05 05 05 05 05 05 05 05 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 65 19 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 00 00 00 00 00 00 0a 0a 00 06 00 00 00 00 00
|
||||
58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c 01 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0d 01 00 01 0a
|
||||
08 0f 46 40 00 00 03 00 44 0e 02 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0f 02 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 10 02 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 75 40 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 65 19 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 48 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 00
|
||||
00 00 00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 0c 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0d 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 0e 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0f 01 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 10 01 00 01 0a 08 0f 46 40 00 00 03 00
|
||||
44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00
|
||||
00 05 05 05 05 00 00 00 00 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 75 40 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f 3f 05 05 05
|
||||
05 08 08 08 08 00 00 00 00 88 58 24 00 00 00 00
|
||||
00 65 19 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 00 00 00
|
||||
00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a
|
||||
3a 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 f8 5a 24 00 00 00 00 00 0c 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0d 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 0e 02 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 0f 02 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 10 02 00 01 0a 08 0f 46 40 00 00 03 00 44 10
|
||||
08 0e 05 00 2c 04 04 d1 84 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 75 40 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00
|
||||
00 00 00 00 00 00 00 88 58 24 00 00 00 00 00 65
|
||||
19 00 00 00 00 0a 05 00 06 00 00 00 00 00 48 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 00 00 00 00 00
|
||||
00 0a 0a 00 06 00 00 00 00 00 58 3a 3a 3a 3a 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 f8
|
||||
5a 24 00 00 00 00 00 0c 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0d 00 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 0e 00 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 0f 01 00 01 0a 05 0f 46 40 00 00 03 00 44 10
|
||||
01 00 01 0a 08 0f 46 40 00 00 03 00 44 7a 14 c0
|
||||
61 40 01 00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff
|
||||
bf ff 00 00 00 00 6e e4 c5 61 40 fe ff ff ff 00
|
||||
00 00 00 71 5b f5 19 71 5b 6f 17 5b 74 17 71 56
|
||||
00 ff 72 71 6e 0c c1 61 40 fe ff ff ff 00 00 00
|
||||
00 6e 40 65 61 80 fe ff ff ff 00 00 00 00 71 6e
|
||||
00 23 61 40 ff ff 80 fc 00 00 23 00 71 6e 00 23
|
||||
61 40 ff ff 80 fc 00 00 27 00 71 6e 00 23 61 40
|
||||
ff ff 80 fc 00 00 2b 00 71 6e 00 23 61 40 ff ff
|
||||
80 fc 00 00 2f 00 71 41 23 10 08 6a 18 cb bd dc
|
||||
4e 5c 08 00 00 00 00 00 00 ac 18 31 19 c1 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 06 03 80 01 10 00
|
||||
60 04 02 03 80 01 10 00 02 04 2e 23 02 01 10 00
|
||||
02 00 2f 32 03 02 10 00 02 00 fe 40 04 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 0f 00 00 00 00 00
|
||||
00 00 0f 00 00 00 00 00 00 00 41 06 0f 04 02 0f
|
||||
06 00 00 10 ff 03 00 80 ff 03 00 80 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 10 ff 03 00 10
|
||||
ff 03 00 10 ff 03 00 10 ff 03 00 00 ff 03 00 00
|
||||
ff 03 00 00 ff 03 00 00 ff 03 00 00 40 05 20 04
|
||||
01 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 40 05 10 04 00 46 10 00 00 ff 01 00 00 ff 02
|
||||
00 00 ff 03 00 00 ff 04 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00
|
||||
00 00 ff 00 00 00 10 05 40 01 00 00 00 0b 03 00
|
||||
00 0a 02 00 00 08 02 00 20 04 02 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 03 00 00 0c 03 00 00 0a 03 00 80 0b 03 00
|
||||
80 0b 03 00 80 0b 03 00 80 0b 03 71 71 6e 14 c0
|
||||
61 40 ff ff 3f fa 00 00 c0 01 74 05 00 6e 14 c0
|
||||
61 40 f7 ff ff ff 08 00 00 00 6e b8 c1 61 40 ff
|
||||
ff 3f 81 00 03 00 08 6e 00 23 61 40 ff ff 83 fc
|
||||
00 00 00 00 71 58 40 c0 61 40 10 00 00 0a 1d 00
|
||||
00 0a 04 00 00 08 04 00 20 04 04 00 80 00 00 00
|
||||
80 00 00 00 80 00 00 00 80 00 00 00 20 00 00 00
|
||||
20 00 1d 00 00 0c 1d 00 00 0a 1d 00 80 0a 1d 00
|
||||
80 0a 1d 00 80 0a 1d 00 80 0a 1d 71 6e 00 23 61
|
||||
40 ff ff fc fc 00 00 02 03 71 7a 14 c0 61 40 14
|
||||
00 c2 0d 74 05 00 6e 14 c0 61 40 ff ff bf ff 00
|
||||
00 00 00 74 14 00 71 6e 14 c0 61 40 ff ff ff f2
|
||||
00 00 00 00 74 0a 00 6e 00 23 61 40 ff ff fc ff
|
||||
00 00 01 00 6e 0c c1 61 60 ff bf ff ff 00 40 00
|
||||
00 6e 14 c0 61 40 ff ff 7f ff 00 00 00 00 6e 30
|
||||
c1 61 60 f0 ff ff ff 0f 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 00 80 56 17 ff 6e 0c c1 61 60
|
||||
fc ff ff ff 01 00 00 00 6e 30 c1 61 60 0f ff ff
|
||||
ff f0 00 00 00 74 0a 00 6e 30 c1 61 60 0f ff ff
|
||||
ff 00 00 00 00 6e 10 c1 61 40 e0 e0 e0 e0 00 00
|
||||
00 00 6e 2c c1 61 40 e0 e0 e0 e0 00 00 00 00 3a
|
||||
05 15 6e 40 c1 61 60 fd ff ff ff 02 00 00 00 98
|
||||
0a 01 00 00 01 fe 01 71 98 02 01 00 00 01 d0 00
|
||||
6e 10 c1 61 40 e0 e0 e0 e0 10 10 10 10 6e 2c c1
|
||||
61 40 e0 e0 e0 e0 10 10 10 10 71 5f 0c c1 61 60
|
||||
00 01 40 ff 40 00 00 00 00 40 65 61 80 fe bf 00
|
||||
bf 3a 00 03 5b 59 1b 72 71 3a 07 01 38 6e 40 c1
|
||||
61 60 fe ff ff ff 01 00 00 00 72 5b ad 1c 52 e8
|
||||
df 00 71 71 6e 0c c1 61 60 fe ff 00 ff 00 00 00
|
||||
00 6e 30 c1 61 40 f0 ff ff ff 00 00 00 00 6e b0
|
||||
c1 61 40 f0 ff ff ff 00 00 00 00 6e 34 c0 61 40
|
||||
ff ff ee 7f 00 00 11 80 56 17 ff 6e 14 c0 61 40
|
||||
ff ff 7f ff 00 00 80 00 6e 00 23 61 40 ff ff fc
|
||||
ff 00 00 02 00 74 05 00 6e 14 c0 61 40 ff ff ff
|
||||
f2 00 00 00 0d 74 05 00 6e 14 c0 61 40 ff ff bf
|
||||
ff 00 00 40 00 74 05 00 6e 14 c0 61 40 f7 ff ff
|
||||
ff 08 00 00 00 6e 0c c0 61 40 ff f0 f0 f0 00 03
|
||||
05 05 6e b8 c1 61 40 ff ff ff 81 00 03 00 08 6e
|
||||
00 23 61 40 ff ff 83 fc 00 00 00 00 6e 40 c1 61
|
||||
60 fe ff ff ff 00 00 00 00 71 6e 0c c1 61 60 fd
|
||||
ff ff ff 02 00 00 00 6e 30 c1 61 60 ff ff bf ff
|
||||
00 00 40 00 71 10 05 40 01 01 00 00 00 00 0a 10
|
||||
00 00 00 a0 40 00 00 80 40 00 00 80 40 00 00 80
|
||||
40 00 00 80 40 00 00 80 40 00 00 20 00 00 32 10
|
||||
80 00 0a 90 80 00 00 80 80 00 00 80 80 00 00 80
|
||||
80 00 00 80 80 00 00 80 80 00 71 71 6e 40 65 61
|
||||
80 fe ff ff ff 00 00 00 00 71 71 98 07 01 00 00
|
||||
01 ef 10 71 98 07 01 00 00 01 ef 00 71 58 40 c0
|
||||
61 40 10 00 00 00 00 32 10 00 00 00 a0 40 00 00
|
||||
80 40 00 00 80 40 00 00 80 40 00 00 80 40 00 00
|
||||
80 40 00 00 20 00 00 32 10 80 00 96 90 80 00 00
|
||||
80 80 00 00 80 80 00 00 80 80 00 00 80 80 00 00
|
||||
80 80 00 71 42 15 02 07 13 04 03 0a 04 28 23 28
|
||||
23 01 04 04 06 45 1c 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 14 00 02 19 0a 03 1e 14 04
|
||||
2b 28 06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32
|
||||
14 06 3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28
|
||||
06 1e 00 03 25 0f 04 2f 21 06 28 00 04 32 14 06
|
||||
3c 00 06 14 00 02 19 0a 03 1e 14 04 2b 28 06 1e
|
||||
00 03 25 0f 04 2f 21 06 28 00 04 32 14 06 3c 00
|
||||
06 0f 00 02 16 09 03 1d 0e 04 27 12 06 17 00 03
|
||||
21 09 04 27 0e 06 1f 00 04 27 09 06 27 00 06 a7
|
||||
1d 00 00 2f 1e 00 00 b7 1e 00 00 3f 1f 00 00 c7
|
||||
1f 00 00 4f 20 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 14
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0c
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 0a
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 09
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 08
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 06
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 08 00 00 00 10 08 00 1e
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 14
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0c
|
||||
00 00 00 00 03 00 01 00 50 00 00 00 00 00 00 0a
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 08
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 06
|
||||
00 00 00 00 00 05 05 00 00 00 00 00 00 00 00 10
|
||||
08 00 00 00 10 08 00 1e 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 14 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 10 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0c 00 00 00 00 03 00 01 00
|
||||
50 00 00 00 00 00 00 0a 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 09 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 08 00 00 00 00 03 00 01 00
|
||||
40 00 00 00 00 00 00 06 00 00 00 00 00 05 05 00
|
||||
00 00 00 00 00 00 00 ];
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
557
overlay/tegra234-dcb-p3767-0000-hdmi.dts
Normal file
557
overlay/tegra234-dcb-p3767-0000-hdmi.dts
Normal file
@@ -0,0 +1,557 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
fragment-t234-dcb@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
display@13800000 {
|
||||
nvidia,dcb-image = [
|
||||
55 aa 16 00 00 37 34 30 30 e9 4c 19 77 cc 56 49
|
||||
44 45 4f 20 0d 00 00 00 70 01 00 00 00 00 49 42
|
||||
4d 20 56 47 41 20 43 6f 6d 70 61 74 69 62 6c 65
|
||||
01 00 00 00 10 00 82 18 30 33 2f 31 36 2f 32 33
|
||||
00 00 00 00 00 00 00 00 21 18 50 00 e1 2b 00 00
|
||||
50 4d 49 44 00 00 00 00 00 00 00 a0 00 b0 00 b8
|
||||
00 c0 00 0e 47 41 31 30 42 20 56 47 41 20 42 49
|
||||
4f 53 0d 0a 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 56 65 72 73 69 6f 6e 20 39 34 2e
|
||||
30 42 2e 30 30 2e 30 30 2e 32 31 20 0d 0a 00 43
|
||||
6f 70 79 72 69 67 68 74 20 28 43 29 20 31 39 39
|
||||
36 2d 32 30 32 33 20 4e 56 49 44 49 41 20 43 6f
|
||||
72 70 2e 0d 0a 00 00 00 ff ff 00 00 00 00 ff ff
|
||||
47 50 55 20 42 6f 61 72 64 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 43 68 69 70 20 52 65 76 20 20 20 00 00
|
||||
00 00 00 00 00 00 00 ba 91 98 96 91 9a 9a 8d 96
|
||||
91 98 df ad 9a 93 9a 9e 8c 9a df d2 df b1 90 8b
|
||||
df b9 90 8d df af 8d 90 9b 8a 9c 8b 96 90 91 df
|
||||
aa 8c 9a f2 f5 ff 00 00 00 00 00 00 00 00 00 00
|
||||
50 43 49 52 de 10 94 22 00 00 18 00 00 00 00 03
|
||||
16 00 01 00 00 80 00 00 2e 8b c0 2e 8b c0 8b c0
|
||||
4e 50 44 45 01 01 14 00 16 00 00 01 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
ff b8 42 49 54 00 00 01 0c 06 13 44 32 01 04 00
|
||||
3e 02 42 02 25 00 4a 02 43 02 2c 00 6f 02 44 01
|
||||
04 00 9b 02 49 01 24 00 9f 02 4d 02 29 00 c3 02
|
||||
4e 00 00 00 00 00 50 02 fc 00 ec 02 53 02 18 00
|
||||
e8 03 54 01 02 00 00 04 55 01 05 00 0a 04 56 01
|
||||
06 00 0f 04 78 01 08 00 15 04 64 01 02 00 1d 04
|
||||
70 02 04 00 1f 04 75 01 11 00 23 04 69 02 6e 00
|
||||
34 04 45 01 04 00 02 04 73 01 04 00 06 04 00 00
|
||||
a2 04 a2 04 e9 21 f0 21 e0 2b 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 0b 94 21 00
|
||||
00 00 00 00 a8 07 00 00 00 00 00 00 00 00 02 00
|
||||
5c 5c 2e 02 00 00 42 02 04 00 10 00 00 00 00 e9
|
||||
0e 00 00 00 00 00 00 3f 44 00 00 e7 2d 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 92 30 00 00 eb
|
||||
44 00 00 29 45 00 00 50 45 00 00 00 00 00 00 f6
|
||||
04 00 00 00 00 fa 04 00 00 66 08 fa 04 16 2b 66
|
||||
08 18 2b a2 04 ef 09 04 22 d4 09 c2 21 18 2b 90
|
||||
00 9b 22 01 68 08 56 09 fa 43 00 00 04 44 00 00
|
||||
f7 0f 00 00 f0 21 00 00 fc 21 00 00 30 4b 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 d5 33 00 00
|
||||
bb 36 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 b3 3c 00 00
|
||||
00 00 00 00 ed 3c 00 00 12 43 00 00 00 00 00 00
|
||||
00 00 00 00 df 33 00 00 32 3d 00 00 a6 43 00 00
|
||||
ad 36 00 00 00 00 00 00 00 00 00 00 c8 43 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 61 0b 00 00 dd 0a 00 00 77 0b 00 00
|
||||
11 3c 00 00 17 3c 00 00 1c 3c 00 00 20 3c 00 00
|
||||
2a 3c 00 00 31 3c 00 00 3f 3c 00 00 81 3c 00 00
|
||||
00 00 00 00 00 00 00 00 96 3c 00 00 f6 45 00 00
|
||||
9c 47 00 00 11 48 00 00 63 4a 00 00 5c 4c 00 00
|
||||
98 4c 00 00 c2 4a 00 00 9c 3c 00 00 79 3c 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 c8 4e 00 00
|
||||
a0 3c 00 00 a9 3c 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 64 00 50 b5 00 19 cf 00
|
||||
28 91 0e 14 a5 0e 23 00 01 23 23 01 14 00 00 00
|
||||
0c 11 00 00 00 00 83 17 00 00 c8 0e 01 00 00 0d
|
||||
0e df 0c 00 00 00 00 01 01 00 00 00 00 af 1d 0d
|
||||
4f 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
b2 2d 00 00 00 00 0b 94 21 00 00 66 60 f1 01 f0
|
||||
03 00 00 30 33 2f 31 36 2f 32 33 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 21 01 10 00 00 00 80 01 00
|
||||
00 00 00 00 30 30 30 30 30 30 30 30 30 30 30 30
|
||||
00 00 00 00 00 00 00 00 03 42 00 00 1c 06 99 a6
|
||||
b9 51 42 01 b8 8b e9 f1 13 c6 1b 3f 54 33 00 00
|
||||
00 00 00 00 a5 4d 00 00 00 00 00 00 00 00 73 4f
|
||||
00 00 01 00 10 00 bf 09 30 00 02 00 94 22 00 00
|
||||
00 00 01 00 44 00 6b 09 00 00 a2 04 00 00 56 09
|
||||
00 00 fa 04 00 00 00 00 00 00 66 08 00 00 78 08
|
||||
00 00 61 0b 00 00 dd 0a 00 00 77 0b 00 00 8d 0b
|
||||
00 00 0d 0e 00 00 df 0c 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 2c 22 00 00 30 c0 61 40 00 00
|
||||
00 10 00 00 00 00 08 23 61 00 80 00 00 00 80 00
|
||||
00 00 88 23 61 00 80 00 00 00 80 00 00 00 08 24
|
||||
61 00 80 00 00 00 80 00 00 00 88 24 61 00 80 00
|
||||
00 00 80 00 00 00 08 25 61 00 80 00 00 00 80 00
|
||||
00 00 88 25 61 00 80 00 00 00 80 00 00 00 08 26
|
||||
61 00 80 00 00 00 80 00 00 00 00 2a 13 00 00 00
|
||||
04 00 00 00 04 00 00 2a 13 00 00 00 01 00 00 00
|
||||
01 00 00 6e 13 00 00 00 04 00 00 00 04 00 00 6e
|
||||
13 00 00 00 01 00 00 00 01 00 4c 00 12 00 3f 00
|
||||
00 00 00 00 00 00 0c 24 02 00 01 00 00 00 00 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 00 00 00 00 e4 05
|
||||
02 00 7c 00 00 00 18 00 00 00 e4 05 02 00 7c 00
|
||||
00 00 0c 00 00 00 e4 05 02 00 7c 00 00 00 04 00
|
||||
00 00 e4 05 02 00 7c 00 00 00 08 00 00 00 e4 05
|
||||
02 00 7c 00 00 00 14 00 00 00 20 0e 9a 00 00 00
|
||||
02 00 00 00 02 00 00 0e 9a 00 00 00 02 00 00 00
|
||||
02 00 00 0e 9a 00 01 00 00 00 01 00 00 00 34 c0
|
||||
61 40 00 00 00 80 00 00 00 00 00 0c 82 00 ff ff
|
||||
ff ff 00 00 00 00 00 0c 82 00 01 00 00 00 00 00
|
||||
00 00 00 0c 82 00 02 00 00 00 00 00 00 00 00 0c
|
||||
82 00 04 00 00 00 00 00 00 00 00 0c 82 00 08 00
|
||||
00 00 00 00 00 00 00 0c 82 00 10 00 00 00 00 00
|
||||
00 00 00 0c 82 00 20 00 00 00 00 00 00 00 90 02
|
||||
82 00 01 00 00 00 00 00 00 00 88 02 82 00 ff 00
|
||||
00 00 00 00 00 00 c0 04 82 00 07 00 00 00 00 00
|
||||
00 00 00 0a 00 00 00 00 f0 1f 00 00 00 00 88 80
|
||||
08 00 00 00 0f 00 00 00 01 00 40 c0 08 00 00 00
|
||||
0c 00 00 00 0c 00 40 c0 08 00 1f 00 00 00 00 00
|
||||
00 00 00 0a 00 00 00 00 f0 1f 00 00 00 00 74 09
|
||||
9a 00 0f 00 00 00 00 00 00 00 e8 73 13 00 01 00
|
||||
00 00 01 00 00 00 0c 06 9a 00 40 00 00 00 40 00
|
||||
00 00 64 00 12 00 40 00 00 00 40 00 00 00 04 14
|
||||
00 00 04 00 00 00 00 00 00 00 04 14 00 00 08 00
|
||||
00 00 08 00 00 00 14 38 82 00 00 00 01 00 00 00
|
||||
01 00 00 0a 00 00 00 00 f0 1f 00 00 00 00 0c 14
|
||||
00 00 01 00 00 00 01 00 00 00 0c 14 00 00 02 00
|
||||
00 00 01 00 00 00 88 54 62 00 00 00 01 00 00 00
|
||||
00 00 88 54 62 00 00 00 02 00 00 00 00 00 88 54
|
||||
62 00 00 00 04 00 00 00 00 00 9c 8b 11 00 00 00
|
||||
00 80 00 00 00 00 14 0c 82 00 01 00 00 00 00 00
|
||||
00 00 14 0c 82 00 02 00 00 00 00 00 00 00 14 0c
|
||||
82 00 04 00 00 00 00 00 00 00 14 0c 82 00 08 00
|
||||
00 00 00 00 00 00 14 0c 82 00 10 00 00 00 00 00
|
||||
00 00 14 0c 82 00 20 00 00 00 00 00 00 00 9c 8b
|
||||
11 00 00 00 00 80 00 00 00 00 10 01 82 00 01 00
|
||||
00 00 00 00 00 00 d4 06 82 00 ff 03 00 00 00 00
|
||||
00 00 14 0c 82 00 3f 00 00 00 01 00 00 00 00 14
|
||||
00 00 02 00 00 00 00 00 00 00 44 c1 61 60 01 00
|
||||
00 00 01 00 00 00 20 87 08 00 04 00 00 00 00 00
|
||||
00 00 40 00 82 00 01 00 00 00 00 00 00 00 54 9b
|
||||
41 00 ff 00 00 00 00 00 00 00 68 9b 41 00 03 00
|
||||
00 00 00 00 00 00 40 80 11 00 02 00 00 00 00 00
|
||||
00 00 04 0c 82 00 01 00 00 00 00 00 00 00 04 14
|
||||
00 00 00 04 00 00 00 00 00 00 34 04 82 00 01 00
|
||||
00 00 00 00 00 00 68 08 00 01 02 03 04 05 06 07
|
||||
00 01 02 03 04 05 06 07 41 06 24 06 00 00 00 07
|
||||
00 02 bf 00 01 51 00 04 bf 00 02 5e 00 01 bf 00
|
||||
03 52 00 03 bf 00 84 19 00 00 4f 00 85 7b 59 98
|
||||
4f 00 06 ff 00 00 4f 00 07 ff 00 00 ef 00 08 ff
|
||||
00 00 ef 00 09 ff 00 00 ef 00 0a ff 00 00 ef 00
|
||||
0b ff 00 00 ef 00 0c ff 00 00 ef 00 0d ff 00 00
|
||||
ef 00 0e ff 00 00 ef 00 0f ff 00 00 ef 00 10 42
|
||||
50 11 e4 00 11 41 42 0b e2 00 12 40 41 0a e1 00
|
||||
13 70 51 12 e5 00 14 ff 00 00 ef 00 15 ff 00 00
|
||||
ef 00 16 ff 00 00 ef 00 17 ff 00 00 ef 00 18 ff
|
||||
00 00 ef 00 19 ff 00 00 ef 00 1a ff 00 00 ef 00
|
||||
1b ff 00 00 ef 00 1c ff 00 00 ef 00 1d ff 00 00
|
||||
ef 00 1e ff 00 00 ef 00 1f ff 00 00 ef 00 00 ff
|
||||
00 00 0f 00 00 ff 00 00 0f 00 00 ff 00 00 0f 00
|
||||
00 ff 00 00 0f 00 10 07 16 10 00 bd 0a 01 f0 10
|
||||
03 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 1f 01 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 2f 02 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 3f
|
||||
03 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 4f 04 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 5f 05 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 6f 06 00 00 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 7f 07 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 8f 00 00
|
||||
00 00 00 00 00 ff ff ff 00 ff ff 00 10 00 00 00
|
||||
00 00 00 9f 01 00 00 00 00 00 00 ff ff ff 00 ff
|
||||
ff 00 10 00 00 00 00 00 00 af 02 00 00 00 00 00
|
||||
00 ff ff ff 00 ff ff 00 10 00 00 00 00 00 00 bf
|
||||
03 00 00 00 00 00 00 ff ff ff 00 ff ff 00 10 00
|
||||
00 00 00 00 00 cf 04 00 00 00 00 00 00 ff ff ff
|
||||
00 ff ff 00 10 00 00 00 00 00 00 df 05 00 00 00
|
||||
00 00 00 ff ff ff 00 ff ff 00 10 00 00 00 00 00
|
||||
00 ef 06 00 00 00 00 00 00 ff ff ff 00 ff ff 00
|
||||
10 00 00 00 00 00 00 ff 07 00 00 00 00 00 00 ff
|
||||
ff ff 00 ff ff 00 10 00 00 00 00 00 00 00 01 02
|
||||
03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f 10 11 12
|
||||
13 14 15 16 17 18 19 1a 1b 1c 1d 1e 1f 10 04 20
|
||||
04 00 00 80 00 b8 4c 0a ff e0 93 04 00 20 d6 13
|
||||
00 e0 93 04 01 20 d6 13 00 ff 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 ff 00 00 00 00 00 00 00
|
||||
00 00 00 00 01 00 00 00 00 ff 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 ff 00 00 00 00 00 00 00
|
||||
00 00 00 00 01 00 00 00 00 ff 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 ff 00 00 00 00 00 00 00
|
||||
00 00 00 00 01 00 00 00 00 ff 00 00 00 00 00 00
|
||||
00 20 05 11 01 00 00 35 0c 00 ff ff ff ff ff ff
|
||||
ff ff ff 00 00 00 00 10 05 11 01 00 00 00 00 ff
|
||||
ff 00 00 00 00 00 00 00 00 00 00 00 00 30 08 10
|
||||
01 14 01 15 0e 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 10
|
||||
0d 17 34 b0 8f 11 00 00 00 00 00 00 00 00 00 34
|
||||
a8 04 82 00 00 00 00 00 00 00 00 00 34 a0 04 82
|
||||
00 00 00 00 00 00 00 00 00 34 d4 02 82 00 00 00
|
||||
00 00 00 00 00 00 34 a4 04 82 00 00 00 00 00 00
|
||||
00 00 00 34 7c 14 00 00 00 00 00 00 00 00 00 00
|
||||
34 08 0e 82 00 00 00 00 00 00 00 00 00 34 0c 0e
|
||||
82 00 00 00 00 00 00 00 00 00 34 a8 83 11 00 00
|
||||
00 00 00 00 00 00 00 34 78 01 82 00 00 00 00 00
|
||||
00 00 00 00 34 78 01 82 00 00 00 00 00 00 00 00
|
||||
00 34 ac 04 82 00 00 00 00 00 00 00 00 00 34 94
|
||||
10 82 00 00 00 00 00 00 00 00 00 34 88 10 82 00
|
||||
00 00 00 00 00 00 00 00 34 8c 10 82 00 00 00 00
|
||||
00 00 00 00 00 34 90 10 82 00 00 00 00 00 00 00
|
||||
00 00 34 ac 83 11 00 00 00 00 00 00 00 00 00 34
|
||||
78 01 82 00 00 00 00 00 00 00 00 00 34 d4 02 82
|
||||
00 00 00 00 00 00 00 00 00 34 78 05 82 00 00 00
|
||||
00 00 00 00 00 00 34 b0 04 82 00 00 00 00 00 00
|
||||
00 00 00 34 78 01 82 00 00 00 00 00 00 00 00 00
|
||||
34 7c 07 82 00 00 00 00 00 00 00 00 00 10 03 1b
|
||||
05 80 00 07 60 05 08 40 08 09 60 0d 0a 40 10 0d
|
||||
f0 17 0c e0 15 0e 60 18 0f 40 1c 10 e0 23 15 80
|
||||
24 16 26 29 17 60 2d 18 40 30 19 60 35 1a 60 39
|
||||
1b 60 3d 1d e0 43 1e a5 44 1f 60 49 20 60 4d 21
|
||||
60 51 22 fc 47 23 a0 58 24 66 59 25 2c 5a 26 f2
|
||||
5a 68 74 e1 61 8d e9 54 da de d0 33 c4 0d 30 30
|
||||
cb 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 4e 56 49 44 49 41 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 4e 56 49 44 49 41 20 43 6f 72 70
|
||||
6f 72 61 74 69 6f 6e 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 22 05 02 0e 0c 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 50 04 13 0e 07 95 01
|
||||
95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32 ff 01 3f
|
||||
08 95 01 95 01 d0 07 a0 0f 1b 00 1b 00 0f 0f 32
|
||||
ff 01 3f 0b 95 01 95 01 d0 07 a0 0f 1b 00 1b 00
|
||||
0f 0f 32 ff 01 3f 04 e1 00 13 01 94 11 28 23 e1
|
||||
00 13 01 01 01 14 ff 01 02 0c 1b 00 1b 00 40 06
|
||||
80 0c 1b 00 1b 00 01 01 28 ff 01 3f 41 1b 00 1b
|
||||
00 40 06 8c 0a 1b 00 28 00 01 ff 28 ff 03 3f 42
|
||||
1b 00 1b 00 40 06 8c 0a 1b 00 28 00 01 ff 28 ff
|
||||
03 3f 80 1b 00 1b 00 20 03 54 06 1b 00 1b 00 01
|
||||
01 14 ff 01 3f 81 1b 00 1b 00 20 03 54 06 1b 00
|
||||
1b 00 01 01 14 ff 01 3f 82 1b 00 1b 00 20 03 54
|
||||
06 1b 00 1b 00 01 01 14 ff 01 3f 83 1b 00 1b 00
|
||||
20 03 54 06 1b 00 1b 00 01 01 14 ff 01 3f 0d 1b
|
||||
00 1b 00 20 03 54 06 1b 00 1b 00 01 01 14 ff 01
|
||||
3f 0e 1b 00 1b 00 e8 03 d0 07 0d 00 1b 00 01 ff
|
||||
28 ff 01 1f 0f 95 01 95 01 d0 07 a0 0f 1b 00 1b
|
||||
00 0f 0f 32 ff 01 3f 10 04 02 06 00 00 00 07 00
|
||||
07 00 07 00 07 00 07 10 05 04 10 04 0f 0f 0f 0f
|
||||
2f 2f 2f 2f 1c 1c 1c 1c 0f 46 40 00 0e 0e 0e 0e
|
||||
2d 2d 2d 2d 13 13 13 13 0f 46 40 00 0e 0e 0e 0e
|
||||
2c 2c 2c 2c 15 15 15 15 0f 46 40 00 0e 0e 0e 0e
|
||||
2b 2b 2b 2b 17 17 17 17 0f 46 40 00 0f 0f 0f 0f
|
||||
2d 2d 2d 2d 19 19 19 19 0f 46 40 00 0f 0f 0f 0f
|
||||
2c 2c 2c 2c 1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f
|
||||
2b 2b 2b 2b 1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f
|
||||
2a 2a 2a 2a 1f 1f 1f 1f 0f 46 40 00 0e 0e 0e 0e
|
||||
29 29 29 29 18 18 18 18 0f 46 40 00 0e 0e 0e 0e
|
||||
28 28 28 28 1a 1a 1a 1a 0f 46 40 00 0e 0e 0e 0e
|
||||
27 27 27 27 1c 1c 1c 1c 0f 46 40 00 0e 0e 0e 0e
|
||||
26 26 26 26 1e 1e 1e 1e 0f 46 40 00 0f 0f 0f 0f
|
||||
2d 2d 2d 2d 19 19 19 19 0f 46 40 00 0f 0f 0f 0f
|
||||
2c 2c 2c 2c 1b 1b 1b 1b 0f 46 40 00 0f 0f 0f 0f
|
||||
2b 2b 2b 2b 1d 1d 1d 1d 0f 46 40 00 0f 0f 0f 0f
|
||||
2a 2a 2a 2a 1f 1f 1f 1f 0f 46 40 00 20 19 04 00
|
||||
00 50 32 74 40 e8 80 e4 57 01 04 04 06 31 1a 00
|
||||
00 07 10 00 00 3d 11 00 00 3b 12 00 00 39 13 00
|
||||
00 37 14 00 00 35 15 00 00 33 16 00 00 10 08 0e
|
||||
05 00 2c 04 04 d1 84 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05 05 05
|
||||
05 00 00 00 00 00 00 00 00 88 58 24 00 00 00 00
|
||||
00 75 40 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
38 3d 3e 3f 3a 3f 3f 3f 3f 05 05 05 05 0a 0a 0a
|
||||
0a 00 00 00 00 88 58 24 00 aa aa 00 00 65 19 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 48 3a 3a 3a
|
||||
3a 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 f8 5a 24 00 aa aa 00 00 00 00 00 00 00 00 0a
|
||||
0a 00 06 00 00 00 00 00 58 3a 3a 3a 3a 3a 3a 3a
|
||||
3a 00 00 00 00 00 00 00 00 00 00 00 00 f8 5a 24
|
||||
00 aa aa 00 00 03 00 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 06 00 00 01 0a 08 0f 46 40 00 00 03 00
|
||||
44 08 00 00 01 0a 05 0f 46 40 00 00 03 00 44 0a
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0c 00 00
|
||||
01 0a 08 0f 46 40 00 00 03 00 44 10 08 0e 05 00
|
||||
2c 04 04 d1 84 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00
|
||||
00 00 00 00 00 00 00 88 58 24 00 00 00 00 00 75
|
||||
40 00 00 00 00 0a 05 00 06 00 00 00 00 00 38 3d
|
||||
3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00 00 00
|
||||
00 00 00 88 58 24 00 00 00 00 00 65 19 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 48 3a 3a 3a 3a 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 f8
|
||||
5a 24 00 00 00 00 00 00 00 00 00 00 00 0a 0a 00
|
||||
06 00 00 00 00 00 58 3a 3a 3a 3a 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 f8 5a 24 00 00
|
||||
00 00 00 0c 00 00 01 0a 05 0f 46 40 00 00 03 00
|
||||
44 0d 00 00 01 0a 08 0f 46 40 00 00 03 00 44 0e
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0f 01 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 10 01 00 01 0a
|
||||
08 0f 46 40 00 00 03 00 44 10 08 0e 05 00 2c 04
|
||||
04 d1 84 00 00 00 00 0a 05 00 06 00 00 00 00 00
|
||||
38 3d 3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00
|
||||
00 00 00 00 00 88 58 24 00 00 00 00 00 75 40 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 3f 3f 3f 3f 05 05 05 05 05 05 05 05 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 65 19 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a
|
||||
3a 00 00 00 00 00 00 00 00 00 00 00 00 f8 5a 24
|
||||
00 00 00 00 00 00 00 00 00 00 00 0a 0a 00 06 00
|
||||
00 00 00 00 58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 0c 01 00 01 0a 05 0f 46 40 00 00 03 00 44 0d
|
||||
01 00 01 0a 08 0f 46 40 00 00 03 00 44 0e 02 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0f 02 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 10 02 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1
|
||||
84 00 00 00 00 0a 05 00 06 00 00 00 00 00 38 3d
|
||||
3e 3f 3a 00 00 00 00 05 05 05 05 00 00 00 00 00
|
||||
00 00 00 88 58 24 00 00 00 00 00 75 40 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 65 19 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 48 3a 3a 3a 3a 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 f8 5a 24 00 00
|
||||
00 00 00 00 00 00 00 00 00 0a 0a 00 06 00 00 00
|
||||
00 00 58 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c
|
||||
00 00 01 0a 05 0f 46 40 00 00 03 00 44 0d 00 00
|
||||
01 0a 08 0f 46 40 00 00 03 00 44 0e 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0f 01 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 10 01 00 01 0a 08 0f 46 40
|
||||
00 00 03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00
|
||||
00 00 00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f
|
||||
3a 00 00 00 00 05 05 05 05 00 00 00 00 00 00 00
|
||||
00 88 58 24 00 00 00 00 00 75 40 00 00 00 00 0a
|
||||
05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 3f 3f 3f
|
||||
3f 05 05 05 05 08 08 08 08 00 00 00 00 88 58 24
|
||||
00 00 00 00 00 65 19 00 00 00 00 0a 05 00 06 00
|
||||
00 00 00 00 48 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 f8 5a 24 00 00 00 00
|
||||
00 00 00 00 00 00 00 0a 0a 00 06 00 00 00 00 00
|
||||
58 3a 3a 3a 3a 3a 3a 3a 3a 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 f8 5a 24 00 00 00 00 00 0c 01 00
|
||||
01 0a 05 0f 46 40 00 00 03 00 44 0d 01 00 01 0a
|
||||
08 0f 46 40 00 00 03 00 44 0e 02 00 01 0a 05 0f
|
||||
46 40 00 00 03 00 44 0f 02 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 10 02 00 01 0a 08 0f 46 40 00 00
|
||||
03 00 44 10 08 0e 05 00 2c 04 04 d1 84 00 00 00
|
||||
00 0a 05 00 06 00 00 00 00 00 38 3d 3e 3f 3a 00
|
||||
00 00 00 05 05 05 05 00 00 00 00 00 00 00 00 88
|
||||
58 24 00 00 00 00 00 75 40 00 00 00 00 0a 05 00
|
||||
06 00 00 00 00 00 38 3d 3e 3f 3a 00 00 00 00 05
|
||||
05 05 05 00 00 00 00 00 00 00 00 88 58 24 00 00
|
||||
00 00 00 65 19 00 00 00 00 0a 05 00 06 00 00 00
|
||||
00 00 48 3a 3a 3a 3a 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 f8 5a 24 00 00 00 00 00 00
|
||||
00 00 00 00 00 0a 0a 00 06 00 00 00 00 00 58 3a
|
||||
3a 3a 3a 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 f8 5a 24 00 00 00 00 00 0c 00 00 01 0a
|
||||
05 0f 46 40 00 00 03 00 44 0d 00 00 01 0a 08 0f
|
||||
46 40 00 00 03 00 44 0e 00 00 01 0a 05 0f 46 40
|
||||
00 00 03 00 44 0f 01 00 01 0a 05 0f 46 40 00 00
|
||||
03 00 44 10 01 00 01 0a 08 0f 46 40 00 00 03 00
|
||||
44 7a 14 c0 61 40 01 00 c2 0d 74 05 00 6e 14 c0
|
||||
61 40 ff ff bf ff 00 00 00 00 6e e4 c5 61 40 fe
|
||||
ff ff ff 00 00 00 00 71 5b b0 1a 71 5b 63 17 5b
|
||||
68 17 71 56 00 ff 72 71 6e 0c c1 61 40 fe ff ff
|
||||
ff 00 00 00 00 6e 40 65 61 80 fe ff ff ff 00 00
|
||||
00 00 71 10 07 01 60 01 60 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 00 00 00 00 00 6e 00 23 61 40 ff
|
||||
ff 80 fc 00 00 23 00 71 6e 00 23 61 40 ff ff 80
|
||||
fc 00 00 27 00 71 6e 00 23 61 40 ff ff 80 fc 00
|
||||
00 2b 00 71 6e 00 23 61 40 ff ff 80 fc 00 00 2f
|
||||
00 71 41 23 10 08 25 19 cb bd dc 4e 78 08 00 00
|
||||
00 00 00 00 67 19 ec 19 c1 00 00 00 00 00 00 00
|
||||
00 00 00 00 00 02 03 80 01 10 00 62 04 0e 01 80
|
||||
01 10 00 02 04 0e 11 02 01 10 00 02 00 2e 32 03
|
||||
02 10 00 02 00 fe 40 04 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 0f 00 00 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 0f 00 00 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 0f 00 00 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 0f 00 00 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 0f 00 00 00 00 00 00 00 0f 00 00
|
||||
00 00 00 00 00 41 06 0f 04 02 0f 06 00 00 10 ff
|
||||
03 00 80 ff 03 00 80 ff 03 00 10 ff 03 00 10 ff
|
||||
03 00 10 ff 03 00 10 ff 03 00 10 ff 03 00 10 ff
|
||||
03 00 10 ff 03 00 00 ff 03 00 00 ff 03 00 00 ff
|
||||
03 00 00 ff 03 00 00 40 05 20 04 01 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00 00
|
||||
ff 00 00 00 ff 00 00 00 ff 00 00 00 40 05 10 04
|
||||
00 61 10 00 00 ff 01 00 00 ff 02 00 00 ff 03 00
|
||||
00 ff 04 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 ff 00 00 00 ff 00 00 00 ff 00 00 00 ff 00 00
|
||||
00 10 05 40 01 00 00 00 0b 03 00 00 0a 02 00 00
|
||||
08 02 00 20 04 02 00 80 00 00 00 80 00 00 00 80
|
||||
00 00 00 80 00 00 00 20 00 00 00 20 00 03 00 00
|
||||
0c 03 00 00 0a 03 00 80 0b 03 00 80 0b 03 00 80
|
||||
0b 03 00 80 0b 03 71 71 6e 14 c0 61 40 ff ff 3f
|
||||
fa 00 00 c0 01 74 05 00 6e 14 c0 61 40 f7 ff ff
|
||||
ff 08 00 00 00 6e b8 c1 61 40 ff ff 3f 81 00 03
|
||||
00 08 6e 00 23 61 40 ff ff 83 fc 00 00 00 00 71
|
||||
58 40 c0 61 40 10 00 00 0a 1d 00 00 0a 04 00 00
|
||||
08 04 00 20 04 04 00 80 00 00 00 80 00 00 00 80
|
||||
00 00 00 80 00 00 00 20 00 00 00 20 00 1d 00 00
|
||||
0c 1d 00 00 0a 1d 00 80 0a 1d 00 80 0a 1d 00 80
|
||||
0a 1d 00 80 0a 1d 71 6e 00 23 61 40 ff ff fc fc
|
||||
00 00 02 03 71 7a 14 c0 61 40 14 00 c2 0d 74 05
|
||||
00 6e 14 c0 61 40 ff ff bf ff 00 00 00 00 74 14
|
||||
00 71 6e 14 c0 61 40 ff ff ff f2 00 00 00 00 74
|
||||
0a 00 6e 00 23 61 40 ff ff fc ff 00 00 01 00 6e
|
||||
0c c1 61 60 ff bf ff ff 00 40 00 00 6e 14 c0 61
|
||||
40 ff ff 7f ff 00 00 00 00 6e 30 c1 61 60 f0 ff
|
||||
ff ff 0f 00 00 00 6e 34 c0 61 40 ff ff ee 7f 00
|
||||
00 00 80 56 17 ff 6e 0c c1 61 60 fc ff ff ff 01
|
||||
00 00 00 6e 30 c1 61 60 0f ff ff ff f0 00 00 00
|
||||
74 0a 00 6e 30 c1 61 60 0f ff ff ff 00 00 00 00
|
||||
6e 10 c1 61 40 e0 e0 e0 e0 00 00 00 00 6e 2c c1
|
||||
61 40 e0 e0 e0 e0 00 00 00 00 3a 05 15 6e 40 c1
|
||||
61 60 fd ff ff ff 02 00 00 00 98 0a 01 00 00 01
|
||||
fe 01 71 98 02 01 00 00 01 d0 00 6e 10 c1 61 40
|
||||
e0 e0 e0 e0 10 10 10 10 6e 2c c1 61 40 e0 e0 e0
|
||||
e0 10 10 10 10 71 5f 0c c1 61 60 00 01 40 ff 40
|
||||
00 00 00 00 40 65 61 80 fe bf 00 bf 3a 00 03 5b
|
||||
14 1c 72 71 3a 07 01 38 6e 40 c1 61 60 fe ff ff
|
||||
ff 01 00 00 00 72 5b 68 1d 52 e8 df 00 71 71 6e
|
||||
0c c1 61 60 fe ff 00 ff 00 00 00 00 6e 30 c1 61
|
||||
40 f0 ff ff ff 00 00 00 00 6e b0 c1 61 40 f0 ff
|
||||
ff ff 00 00 00 00 6e 34 c0 61 40 ff ff ee 7f 00
|
||||
00 11 80 56 17 ff 6e 14 c0 61 40 ff ff 7f ff 00
|
||||
00 80 00 6e 00 23 61 40 ff ff fc ff 00 00 02 00
|
||||
74 05 00 6e 14 c0 61 40 ff ff ff f2 00 00 00 0d
|
||||
74 05 00 6e 14 c0 61 40 ff ff bf ff 00 00 40 00
|
||||
74 05 00 6e 14 c0 61 40 f7 ff ff ff 08 00 00 00
|
||||
6e 0c c0 61 40 ff f0 f0 f0 00 03 05 05 6e b8 c1
|
||||
61 40 ff ff ff 81 00 03 00 08 6e 00 23 61 40 ff
|
||||
ff 83 fc 00 00 00 00 6e 40 c1 61 60 fe ff ff ff
|
||||
00 00 00 00 71 6e 0c c1 61 60 fd ff ff ff 02 00
|
||||
00 00 6e 30 c1 61 60 ff ff bf ff 00 00 40 00 71
|
||||
10 05 40 01 01 00 00 00 00 0a 10 00 00 00 a0 40
|
||||
00 00 80 40 00 00 80 40 00 00 80 40 00 00 80 40
|
||||
00 00 80 40 00 00 20 00 00 32 10 80 00 0a 90 80
|
||||
00 00 80 80 00 00 80 80 00 00 80 80 00 00 80 80
|
||||
00 00 80 80 00 71 71 6e 40 65 61 80 fe ff ff ff
|
||||
00 00 00 00 71 71 98 07 01 00 00 01 ef 10 71 98
|
||||
07 01 00 00 01 ef 00 71 58 40 c0 61 40 10 00 00
|
||||
00 00 32 10 00 00 00 a0 40 00 00 80 40 00 00 80
|
||||
40 00 00 80 40 00 00 80 40 00 00 80 40 00 00 20
|
||||
00 00 32 10 80 00 96 90 80 00 00 80 80 00 00 80
|
||||
80 00 00 80 80 00 00 80 80 00 00 80 80 00 71 42
|
||||
15 02 07 13 04 03 0a 04 28 23 28 23 01 04 04 06
|
||||
00 1d 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||
00 00 14 00 02 19 0a 03 1e 14 04 2b 28 06 1e 00
|
||||
03 25 0f 04 2f 21 06 28 00 04 32 14 06 3c 00 06
|
||||
14 00 02 19 0a 03 1e 14 04 2b 28 06 1e 00 03 25
|
||||
0f 04 2f 21 06 28 00 04 32 14 06 3c 00 06 14 00
|
||||
02 19 0a 03 1e 14 04 2b 28 06 1e 00 03 25 0f 04
|
||||
2f 21 06 28 00 04 32 14 06 3c 00 06 0f 00 02 16
|
||||
09 03 1d 0e 04 27 12 06 17 00 03 21 09 04 27 0e
|
||||
06 1f 00 04 27 09 06 27 00 06 62 1e 00 00 f2 1e
|
||||
00 00 82 1f 00 00 12 20 00 00 a2 20 00 00 32 21
|
||||
00 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 01
|
||||
05 05 00 40 00 00 00 00 00 30 00 14 00 00 00 00
|
||||
01 05 05 00 40 00 00 00 00 00 30 00 10 00 00 00
|
||||
00 01 05 05 00 40 00 00 00 00 00 30 00 0c 00 00
|
||||
00 00 01 05 05 00 40 00 00 00 00 00 30 00 0a 00
|
||||
00 00 00 01 05 05 00 40 00 00 00 00 00 30 00 09
|
||||
00 00 00 00 01 05 05 00 40 00 00 00 00 00 30 00
|
||||
08 00 00 00 00 01 05 05 00 40 00 00 00 00 00 30
|
||||
00 06 00 00 00 00 01 05 05 00 40 00 00 00 00 00
|
||||
30 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 00
|
||||
05 05 00 00 00 00 00 00 00 00 00 14 00 00 00 00
|
||||
00 05 05 00 00 00 00 00 00 00 00 00 10 00 00 00
|
||||
00 03 00 01 00 50 00 00 00 00 00 00 00 0c 00 00
|
||||
00 00 03 00 01 00 50 00 00 00 00 00 00 00 0a 00
|
||||
00 00 00 00 05 05 00 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 00
|
||||
08 00 00 00 00 03 00 01 00 40 00 00 00 00 00 00
|
||||
00 06 00 00 00 00 00 05 05 00 00 00 00 00 00 00
|
||||
00 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 00
|
||||
05 05 00 00 00 00 00 00 00 00 00 14 00 00 00 00
|
||||
00 05 05 00 00 00 00 00 00 00 00 00 10 00 00 00
|
||||
00 03 00 01 00 50 00 00 00 00 00 00 00 0c 00 00
|
||||
00 00 03 00 01 00 50 00 00 00 00 00 00 00 0a 00
|
||||
00 00 00 00 05 05 00 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 00
|
||||
08 00 00 00 00 03 00 01 00 40 00 00 00 00 00 00
|
||||
00 06 00 00 00 00 00 05 05 00 00 00 00 00 00 00
|
||||
00 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 00
|
||||
05 05 00 00 00 00 00 00 00 00 00 14 00 00 00 00
|
||||
00 05 05 00 00 00 00 00 00 00 00 00 10 00 00 00
|
||||
00 03 00 01 00 50 00 00 00 00 00 00 00 0c 00 00
|
||||
00 00 03 00 01 00 50 00 00 00 00 00 00 00 0a 00
|
||||
00 00 00 00 05 05 00 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 00
|
||||
08 00 00 00 00 03 00 01 00 40 00 00 00 00 00 00
|
||||
00 06 00 00 00 00 00 05 05 00 00 00 00 00 00 00
|
||||
00 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 00
|
||||
05 05 00 00 00 00 00 00 00 00 00 14 00 00 00 00
|
||||
00 05 05 00 00 00 00 00 00 00 00 00 10 00 00 00
|
||||
00 03 00 01 00 50 00 00 00 00 00 00 00 0c 00 00
|
||||
00 00 03 00 01 00 50 00 00 00 00 00 00 00 0a 00
|
||||
00 00 00 00 05 05 00 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 00
|
||||
08 00 00 00 00 03 00 01 00 40 00 00 00 00 00 00
|
||||
00 06 00 00 00 00 00 05 05 00 00 00 00 00 00 00
|
||||
00 00 10 08 00 00 00 11 08 00 1e 00 00 00 00 00
|
||||
05 05 00 00 00 00 00 00 00 00 00 14 00 00 00 00
|
||||
00 05 05 00 00 00 00 00 00 00 00 00 10 00 00 00
|
||||
00 03 00 01 00 50 00 00 00 00 00 00 00 0c 00 00
|
||||
00 00 03 00 01 00 50 00 00 00 00 00 00 00 0a 00
|
||||
00 00 00 00 05 05 00 00 00 00 00 00 00 00 00 09
|
||||
00 00 00 00 03 00 01 00 40 00 00 00 00 00 00 00
|
||||
08 00 00 00 00 03 00 01 00 40 00 00 00 00 00 00
|
||||
00 06 00 00 00 00 00 05 05 00 00 00 00 00 00 00
|
||||
00 00 ];
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,334 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
||||
#include <dt-bindings/interrupt-controller/irq.h>
|
||||
#include <dt-bindings/memory/tegra234-mc.h>
|
||||
#include <dt-bindings/power/tegra234-powergate.h>
|
||||
#include <dt-bindings/reset/tegra234-reset.h>
|
||||
#include "tegra234-soc-display-overlay.dtsi"
|
||||
#include "tegra234-dcb-p3737-0000-p3701-0000.dtsi"
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 Jetson Overlay";
|
||||
compatible = "nvidia,tegra234";
|
||||
|
||||
fragment@0 {
|
||||
target-path = "/bus@0/host1x@13e00000";
|
||||
__overlay__ {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <1>;
|
||||
|
||||
interrupt-parent = <&gic>;
|
||||
|
||||
ranges = <0x14800000 0x14800000 0x02000000>,
|
||||
<0x24700000 0x24700000 0x00080000>;
|
||||
|
||||
nvjpg@15380000 {
|
||||
compatible = "nvidia,tegra234-nvjpg";
|
||||
reg = <0x15380000 0x00040000>;
|
||||
clocks = <&bpmp TEGRA234_CLK_NVJPG>;
|
||||
clock-names = "nvjpg";
|
||||
resets = <&bpmp TEGRA234_RESET_NVJPG>;
|
||||
reset-names = "nvjpg";
|
||||
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_NVJPGA>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_NVJPGSRD &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_NVJPGSWR &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_NVJPG>;
|
||||
dma-coherent;
|
||||
|
||||
nvidia,host1x-class = <0xc0>;
|
||||
};
|
||||
|
||||
nvdec@15480000 {
|
||||
compatible = "nvidia,tegra234-nvdec";
|
||||
reg = <0x15480000 0x00040000>;
|
||||
clocks = <&bpmp TEGRA234_CLK_NVDEC>,
|
||||
<&bpmp TEGRA234_CLK_FUSE>,
|
||||
<&bpmp TEGRA234_CLK_TSEC_PKA>;
|
||||
clock-names = "nvdec", "fuse", "tsec_pka";
|
||||
resets = <&bpmp TEGRA234_RESET_NVDEC>;
|
||||
reset-names = "nvdec";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_NVDEC>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_NVDECSRD &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_NVDECSWR &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_NVDEC>;
|
||||
dma-coherent;
|
||||
|
||||
nvidia,memory-controller = <&mc>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
compatible = "nvidia,tegra234-nvenc";
|
||||
reg = <0x154c0000 0x00040000>;
|
||||
clocks = <&bpmp TEGRA234_CLK_NVENC>;
|
||||
clock-names = "nvenc";
|
||||
resets = <&bpmp TEGRA234_RESET_NVENC>;
|
||||
reset-names = "nvenc";
|
||||
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_NVENC>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_NVENCSRD &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_NVENCSWR &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_NVENC>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
compatible = "nvidia,tegra234-nvjpg";
|
||||
reg = <0x15540000 0x00040000>;
|
||||
clocks = <&bpmp TEGRA234_CLK_NVJPG1>;
|
||||
clock-names = "nvjpg";
|
||||
resets = <&bpmp TEGRA234_RESET_NVJPG1>;
|
||||
reset-names = "nvjpg";
|
||||
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_NVJPGB>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_NVJPG1SRD &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_NVJPG1SWR &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_NVJPG1>;
|
||||
dma-coherent;
|
||||
|
||||
nvidia,host1x-class = <0x07>;
|
||||
};
|
||||
|
||||
nvdla0: nvdla0@15880000 {
|
||||
compatible = "nvidia,tegra234-nvdla";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DLAA>;
|
||||
reg = <0x15880000 0x00040000>;
|
||||
interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>;
|
||||
|
||||
resets = <&bpmp TEGRA234_RESET_DLA0>;
|
||||
clocks = <&bpmp TEGRA234_CLK_DLA0_CORE>,
|
||||
<&bpmp TEGRA234_CLK_DLA0_FALCON>;
|
||||
clock-names = "nvdla0", "nvdla0_flcn";
|
||||
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_DLA0RDA &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA0FALRDB &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA0WRA &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA0FALWRB &emc>;
|
||||
interconnect-names = "dma-mem", "read-1", "write", "write-1";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_NVDLA0>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1: nvdla1@158c0000 {
|
||||
compatible = "nvidia,tegra234-nvdla";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DLAB>;
|
||||
reg = <0x158c0000 0x00040000>;
|
||||
interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>;
|
||||
|
||||
resets = <&bpmp TEGRA234_RESET_DLA1>;
|
||||
clocks = <&bpmp TEGRA234_CLK_DLA1_CORE>,
|
||||
<&bpmp TEGRA234_CLK_DLA1_FALCON>;
|
||||
clock-names = "nvdla1", "nvdla1_flcn";
|
||||
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_DLA1RDA &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA1FALRDB &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA1WRA &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_DLA1FALWRB &emc>;
|
||||
interconnect-names = "dma-mem", "read-1", "write", "write-1";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_NVDLA1>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
compatible = "nvidia,tegra234-ofa";
|
||||
reg = <0x15a50000 0x00040000>;
|
||||
clocks = <&bpmp TEGRA234_CLK_OFA>;
|
||||
clock-names = "ofa";
|
||||
resets = <&bpmp TEGRA234_RESET_OFA>;
|
||||
reset-names = "ofa";
|
||||
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_OFA>;
|
||||
interconnects = <&mc TEGRA234_MEMORY_CLIENT_OFAR &emc>,
|
||||
<&mc TEGRA234_MEMORY_CLIENT_OFAW &emc>;
|
||||
interconnect-names = "dma-mem", "write";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_OFA>;
|
||||
dma-coherent;
|
||||
};
|
||||
|
||||
pva0: pva0@16000000 {
|
||||
compatible = "nvidia,tegra234-pva";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PVA>;
|
||||
reg = <0x16000000 0x800000>,
|
||||
<0x24700000 0x080000>;
|
||||
interrupts = <0 234 0x04>,
|
||||
<0 432 0x04>,
|
||||
<0 433 0x04>,
|
||||
<0 434 0x04>,
|
||||
<0 435 0x04>,
|
||||
<0 436 0x04>,
|
||||
<0 437 0x04>,
|
||||
<0 438 0x04>,
|
||||
<0 439 0x04>;
|
||||
resets = <&bpmp TEGRA234_RESET_PVA0_ALL>;
|
||||
clocks = <&bpmp TEGRA234_CLK_PVA0_CPU_AXI>,
|
||||
<&bpmp TEGRA234_CLK_NAFLL_PVA0_VPS>,
|
||||
<&bpmp TEGRA234_CLK_PVA0_VPS>;
|
||||
clock-names = "axi", "vps0", "vps1";
|
||||
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
|
||||
pva0_ctx0n1: pva0_niso1_ctx0 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM0>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx1n1: pva0_niso1_ctx1 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM1>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx2n1: pva0_niso1_ctx2 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM2>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx3n1: pva0_niso1_ctx3 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM3>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx4n1: pva0_niso1_ctx4 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM4>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx5n1: pva0_niso1_ctx5 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM5>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx6n1: pva0_niso1_ctx6 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM6>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_ctx7n1: pva0_niso1_ctx7 {
|
||||
compatible = "nvidia,pva-tegra186-iommu-context";
|
||||
iommus = <&smmu_niso1 TEGRA234_SID_PVA0_VM7>;
|
||||
dma-coherent;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment@1 {
|
||||
target-path = "/bus@0";
|
||||
__overlay__ {
|
||||
#address-cells = <1>;
|
||||
#size-cells = <1>;
|
||||
|
||||
gpu@17000000 {
|
||||
compatible = "nvidia,ga10b";
|
||||
reg = <0x17000000 0x01000000>,
|
||||
<0x18000000 0x01000000>,
|
||||
<0x03b41000 0x00001000>;
|
||||
interrupt-parent = <&gic>;
|
||||
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
|
||||
<GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
|
||||
<GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
|
||||
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-names = "stall0", "stall1", "stall2", "nonstall";
|
||||
power-domains = <&bpmp TEGRA234_POWER_DOMAIN_GPU>;
|
||||
clocks = <&bpmp TEGRA234_CLK_GPUSYS>,
|
||||
<&bpmp TEGRA234_CLK_GPC0CLK>,
|
||||
<&bpmp TEGRA234_CLK_GPC1CLK>;
|
||||
clock-names = "sysclk", "gpc0clk", "gpc1clk";
|
||||
resets = <&bpmp TEGRA234_RESET_GPU>;
|
||||
dma-coherent;
|
||||
|
||||
nvidia,bpmp = <&bpmp>;
|
||||
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
compatible = "nvidia,pwm-tegra234-tachometer";
|
||||
reg = <0x039c0000 0x10>;
|
||||
interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
|
||||
#pwm-cells = <2>;
|
||||
clocks = <&bpmp TEGRA234_CLK_TACH0>;
|
||||
clock-names = "tach";
|
||||
resets = <&bpmp TEGRA234_RESET_TACH0>;
|
||||
reset-names = "tach";
|
||||
pulse-per-rev = <2>;
|
||||
capture-window-length = <2>;
|
||||
upper-threshold = <0xfffff>;
|
||||
lower-threshold = <0x0>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment@2 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
reserved-memory {
|
||||
#address-cells = <2>;
|
||||
#size-cells = <2>;
|
||||
ranges;
|
||||
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x10000000>; /* 256MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment@3 {
|
||||
target-path = "/bus@0";
|
||||
board_config {
|
||||
ids = "3737-0000-TS1","3737-0000-TS2","3737-0000-TS3","3737-0000-EB1","3737-0000-EB2","3737-0000-EB3","3737-0000-000","3737-0000-100","3737-0000-200";
|
||||
};
|
||||
__overlay__ {
|
||||
i2c@c240000 {
|
||||
ucsi_ccg@8 {
|
||||
interrupt-parent = <&gpio_aon>;
|
||||
interrupts = <TEGRA234_AON_GPIO(BB, 2) IRQ_TYPE_LEVEL_LOW>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,161 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-p3737-0000-camera-imx274-dual.dtsi"
|
||||
/ {
|
||||
fragment-t234-p3701-0000@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bus@0 {
|
||||
i2c@c240000 {
|
||||
ina3221@40 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x40>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
#io-channel-cells = <1>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "VDD_GPU_SOC";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDD_CPU_CV";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "VIN_SYS_5V0";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
summation-bypass;
|
||||
};
|
||||
};
|
||||
|
||||
ina3221@41 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x41>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
#io-channel-cells = <1>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "NC";
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDDQ_VDD2_1V8AO";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "NC";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
flash@0 {
|
||||
spi-max-frequency = <51000000>;
|
||||
spi-tx-bus-width = <1>;
|
||||
spi-rx-bus-width = <1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
hdr40_vdd_3v3: regulator@3 {
|
||||
compatible = "regulator-fixed";
|
||||
reg = <3>;
|
||||
regulator-name = "vdd-3v3-sys";
|
||||
regulator-min-microvolt = <3300000>;
|
||||
regulator-max-microvolt = <3300000>;
|
||||
};
|
||||
|
||||
bpmp {
|
||||
i2c {
|
||||
vrs@3c {
|
||||
compatible = "nvidia,vrs-pseq";
|
||||
reg = <0x3c>;
|
||||
interrupts = <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-controller;
|
||||
#interrupt-cells = <3>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_tmp451: thermal-sensor@4c {
|
||||
compatible = "ti,tmp451";
|
||||
reg = <0x4c>;
|
||||
vcc-supply = <&vdd_1v8_ao>;
|
||||
#thermal-sensor-cells = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vrs11_1@20 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x20>;
|
||||
rail-name-loopA = "GPU";
|
||||
rail-name-loopB = "CPU";
|
||||
};
|
||||
|
||||
vrs11_2@22 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x22>;
|
||||
rail-name-loopA = "SOC";
|
||||
rail-name-loopB = "CV";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
tboard-thermal {
|
||||
polling-delay = <1000>;
|
||||
polling-delay-passive = <1000>;
|
||||
thermal-sensors = <&tegra_tmp451 0>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tdiode-thermal {
|
||||
polling-delay = <1000>;
|
||||
polling-delay-passive = <1000>;
|
||||
thermal-sensors = <&tegra_tmp451 1>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
bus@0 {
|
||||
i2c-bus = <&gen1_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x50>;
|
||||
label = "cvm";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
reserved-memory {
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
compatible = "shared-dma-pool";
|
||||
reusable;
|
||||
size = <0x0 0x10000000>; /* 256MB */
|
||||
alignment = <0x0 0x10000>;
|
||||
linux,cma-default;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment-t234-p3701-0000@1 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0005-*","3701-0008-*";
|
||||
};
|
||||
__overlay__ {
|
||||
reserved-memory {
|
||||
linux,cma { /* Needed for nvgpu comptags */
|
||||
size = <0x0 0x20000000>; /* 512MB */
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,160 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/ {
|
||||
fragment-t234-p3701-0008@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bus@0 {
|
||||
i2c@c240000 {
|
||||
ina3221@40 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x40>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
#io-channel-cells = <1>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "VDD_GPU_SOC";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDD_CPU_CV";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "VIN_SYS_5V0";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
summation-bypass;
|
||||
};
|
||||
};
|
||||
|
||||
ina3221@41 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x41>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
#io-channel-cells = <1>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "NC";
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "VDDQ_VDD2_1V8AO";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "NC";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
i2c@c250000 {
|
||||
ina3221@41 {
|
||||
compatible = "ti,ina3221";
|
||||
reg = <0x41>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
#io-channel-cells = <1>;
|
||||
channel@0 {
|
||||
reg = <0x0>;
|
||||
label = "CVB_ATX_12V";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@1 {
|
||||
reg = <0x1>;
|
||||
label = "CVB_ATX_3V3";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
channel@2 {
|
||||
reg = <0x2>;
|
||||
label = "CVB_ATX_5V";
|
||||
shunt-resistor-micro-ohms = <2000>;
|
||||
};
|
||||
};
|
||||
|
||||
ina219@44 {
|
||||
compatible = "ti,ina219";
|
||||
reg = <0x44>;
|
||||
shunt-resistor = <2000>;
|
||||
label = "CVB_ATX_12V_8P";
|
||||
};
|
||||
};
|
||||
|
||||
spi@3270000 {
|
||||
flash@0 {
|
||||
spi-max-frequency = <51000000>;
|
||||
spi-tx-bus-width = <1>;
|
||||
spi-rx-bus-width = <1>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
bpmp {
|
||||
i2c {
|
||||
vrs@3c {
|
||||
compatible = "nvidia,vrs-pseq";
|
||||
reg = <0x3c>;
|
||||
interrupts = <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
|
||||
interrupt-controller;
|
||||
#interrupt-cells = <3>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
vrs11_1@20 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x20>;
|
||||
rail-name-loopA = "GPU";
|
||||
rail-name-loopB = "CPU";
|
||||
};
|
||||
|
||||
vrs11_2@22 {
|
||||
compatible = "nvidia,vrs11";
|
||||
reg = <0x22>;
|
||||
rail-name-loopA = "SOC";
|
||||
rail-name-loopB = "CV";
|
||||
};
|
||||
|
||||
tegra_tmp451: thermal-sensor@4c {
|
||||
compatible = "ti,tmp451";
|
||||
reg = <0x4c>;
|
||||
vcc-supply = <&vdd_1v8_ao>;
|
||||
#thermal-sensor-cells = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
};
|
||||
};
|
||||
|
||||
eeprom-manager {
|
||||
bus@0 {
|
||||
i2c-bus = <&gen1_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x50>;
|
||||
label = "cvm";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
tboard-thermal {
|
||||
polling-delay = <1000>;
|
||||
polling-delay-passive = <1000>;
|
||||
thermal-sensors = <&tegra_tmp451 0>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tdiode-thermal {
|
||||
polling-delay = <1000>;
|
||||
polling-delay-passive = <1000>;
|
||||
thermal-sensors = <&tegra_tmp451 1>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
20
overlay/tegra234-p3737-0000+p3701-0000-as-p3701-0004.dts
Normal file
20
overlay/tegra234-p3737-0000+p3701-0000-as-p3701-0004.dts
Normal file
@@ -0,0 +1,20 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3701-0000-as-p3701-0004 Emulation Overlay";
|
||||
|
||||
fragment-t234-p3701-0000-as-p3701-0004@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0000-*", "3701-0005-*";
|
||||
};
|
||||
__overlay__ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000-as-p3701-0004", "nvidia,tegra234";
|
||||
model = "Jetson AGX Orin as JAO-40W";
|
||||
};
|
||||
};
|
||||
};
|
||||
38
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0000.dts
Normal file
38
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0000.dts
Normal file
@@ -0,0 +1,38 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3701-0000-as-p3767-0000 Emulation Overlay";
|
||||
|
||||
fragment-t234-p3701-0000-as-p3767-0000@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0000-*", "3701-0005-*";
|
||||
};
|
||||
__overlay__ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000-as-p3767-0000", "nvidia,tegra234";
|
||||
model = "Jetson AGX Orin as NX-16GB";
|
||||
opp-table-cluster0 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster1 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster2 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
45
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0001.dts
Normal file
45
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0001.dts
Normal file
@@ -0,0 +1,45 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3701-0000-as-p3767-0001 Emulation Overlay";
|
||||
|
||||
fragment-t234-p3701-0000-as-p3767-0001@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0000-*", "3701-0005-*";
|
||||
};
|
||||
__overlay__ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000-as-p3767-0001", "nvidia,tegra234";
|
||||
model = "Jetson AGX Orin as NX-8GB";
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
};
|
||||
opp-table-cluster0 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster1 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster2 {
|
||||
opp-1984000000 { /* Max CPU freq for ONX */
|
||||
opp-hz = /bits/ 64 <1984000000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
78
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0003.dts
Normal file
78
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0003.dts
Normal file
@@ -0,0 +1,78 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3701-0000-as-p3767-0003 Emulation Overlay";
|
||||
|
||||
fragment-t234-p3701-0000-as-p3767-0003@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0000-*", "3701-0005-*";
|
||||
};
|
||||
__overlay__ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000-as-p3767-0003", "nvidia,tegra234";
|
||||
model = "Jetson AGX Orin as Nano 8GB";
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla0@15880000 {
|
||||
status = "disabled";
|
||||
};
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
pva0@16000000 {
|
||||
status = "disabled";
|
||||
};
|
||||
nvenc@154c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
/* C1 */
|
||||
pcie@14100000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C4 */
|
||||
pcie@14160000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C4 End Point */
|
||||
pcie-ep@14160000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C7 */
|
||||
pcie@141e0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C8 */
|
||||
pcie@140a0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C9 */
|
||||
pcie@140c0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster0 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster1 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster2 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
78
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0004.dts
Normal file
78
overlay/tegra234-p3737-0000+p3701-0000-as-p3767-0004.dts
Normal file
@@ -0,0 +1,78 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3701-0000-as-p3767-0004 Emulation Overlay";
|
||||
|
||||
fragment-t234-p3701-0000-as-p3767-0004@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3701-0000-*", "3701-0005-*";
|
||||
};
|
||||
__overlay__ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000-as-p3767-0004", "nvidia,tegra234";
|
||||
model = "Jetson AGX Orin as Nano 4GB";
|
||||
bus@0 {
|
||||
host1x@13e00000 {
|
||||
nvdla0@15880000 {
|
||||
status = "disabled";
|
||||
};
|
||||
nvdla1@158c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
pva0@16000000 {
|
||||
status = "disabled";
|
||||
};
|
||||
nvenc@154c0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
/* C1 */
|
||||
pcie@14100000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C4 */
|
||||
pcie@14160000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C4 End Point */
|
||||
pcie-ep@14160000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C7 */
|
||||
pcie@141e0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C8 */
|
||||
pcie@140a0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
/* C9 */
|
||||
pcie@140c0000 {
|
||||
max-link-speed = <0x3>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster0 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster1 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
opp-table-cluster2 {
|
||||
opp-1510400000 { /* Max CPU freq for Orin Nano */
|
||||
opp-hz = /bits/ 64 <1510400000>;
|
||||
opp-peak-kBps = <3200000>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -0,0 +1,13 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
*
|
||||
* Device-tree overlay for Adafruit I2S MEMS Microphone Breakout
|
||||
* (SPH0645LM4H) with board tegra234-p3737-0000-p3701-0000.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
#include <overlay/jetson-audio-adafruit-sph0645lm4h.dtsi>
|
||||
@@ -0,0 +1,13 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for Adafruit I2S Stereo Decoder Breakout with board
|
||||
* tegra234-p3737-0000-p3701-0000.
|
||||
*/
|
||||
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
#include <overlay/jetson-audio-adafruit-uda1334a.dtsi>
|
||||
12
overlay/tegra234-p3737-0000+p3701-0000-audio-fe-pi.dts
Normal file
12
overlay/tegra234-p3737-0000+p3701-0000-audio-fe-pi.dts
Normal file
@@ -0,0 +1,12 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for FE-PI Audio V1 and Z V2 with board
|
||||
* tegra234-p3737-0000-p3701-0000.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
#include <overlay/jetson-audio-fe-pi.dtsi>
|
||||
@@ -0,0 +1,12 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for ReSpeaker 4-Mic Array with board
|
||||
* tegra234-p3737-0000-p3701-0000.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
#include <overlay/jetson-audio-respeaker-4-mic-array.dtsi>
|
||||
@@ -0,0 +1,12 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for ReSpeaker 4-Mic Array with board
|
||||
* tegra234-p3737-0000-p3701-0000.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
#include <overlay/jetson-audio-respeaker-4-mic-lin-array.dtsi>
|
||||
110
overlay/tegra234-p3737-0000+p3701-0000-csi.dts
Normal file
110
overlay/tegra234-p3737-0000+p3701-0000-csi.dts
Normal file
@@ -0,0 +1,110 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for tegra234-p3737-0000-p3701-0000 CSI Camera Connector.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
|
||||
/ {
|
||||
overlay-name = "Jetson AGX CSI Connector";
|
||||
compatible = JETSON_COMPATIBLE;
|
||||
|
||||
p3737-0000_p3701-0000-csi@0 {
|
||||
target = <&pinmux>;
|
||||
__overlay__ {
|
||||
pinctrl-names = "default";
|
||||
pinctrl-0 = <&jetson_io_pinmux>;
|
||||
jetson_io_pinmux: exp-header-pinmux {
|
||||
csi-pin75 {
|
||||
nvidia,pins = "cam_i2c_scl_pp2";
|
||||
};
|
||||
csi-pin76a {
|
||||
nvidia,pins = "spi5_cs0_pac3";
|
||||
nvidia,function = "i2s3";
|
||||
nvidia,pin-label = "i2s3_fs";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
csi-pin76b {
|
||||
nvidia,pins = "spi5_cs0_pac3";
|
||||
nvidia,function = "dmic2";
|
||||
nvidia,pin-label = "dmic2_clk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
csi-pin77 {
|
||||
nvidia,pins = "cam_i2c_sda_pp3";
|
||||
};
|
||||
csi-pin90a{
|
||||
nvidia,pins = "spi5_sck_pac0";
|
||||
nvidia,function = "i2s3";
|
||||
nvidia,pin-label = "i2s3_sclk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
csi-pin90b {
|
||||
nvidia,pins = "spi5_sck_pac0";
|
||||
nvidia,function = "dspk0";
|
||||
nvidia,pin-label = "dspk0_dat";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
csi-pin92a {
|
||||
nvidia,pins = "spi5_miso_pac1";
|
||||
nvidia,function = "i2s3";
|
||||
nvidia,pin-label = "i2s3_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
csi-pin92b {
|
||||
nvidia,pins = "spi5_miso_pac1";
|
||||
nvidia,function = "dspk0";
|
||||
nvidia,pin-label = "dspk0_clk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
csi-pin96a {
|
||||
nvidia,pins = "spi5_mosi_pac2";
|
||||
nvidia,function = "i2s3";
|
||||
nvidia,pin-label="i2s3_din";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
csi-pin96b {
|
||||
nvidia,pins = "spi5_mosi_pac2";
|
||||
nvidia,function = "dmic2";
|
||||
nvidia,pin-label="dmic2_dat";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
csi-pin105 {
|
||||
nvidia,pins = "dp_aux_ch3_p_pn7";
|
||||
};
|
||||
csi-pin107 {
|
||||
nvidia,pins = "dp_aux_ch3_n_pn0";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment@1 {
|
||||
target = <&pinmux_aon>;
|
||||
__overlay__ {
|
||||
pinctrl-names = "default";
|
||||
pinctrl-0 = <&jetson_io_pinmux_aon>;
|
||||
jetson_io_pinmux_aon: exp-header-pinmux {
|
||||
csi-pin87 {
|
||||
nvidia,pins = "gen2_i2c_scl_pcc7";
|
||||
};
|
||||
csi-pin89 {
|
||||
nvidia,pins = "gen2_i2c_sda_pdd0";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
124
overlay/tegra234-p3737-0000+p3701-0000-dynamic.dts
Normal file
124
overlay/tegra234-p3737-0000+p3701-0000-dynamic.dts
Normal file
@@ -0,0 +1,124 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2023-2024, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
#include <dt-bindings/interrupt-controller/irq.h>
|
||||
#include "tegra234-p3737-camera-modules.dtsi"
|
||||
|
||||
/ {
|
||||
overlay-name = "Tegra234 p3737-0000+p3701-xxxx Dynamic Overlay";
|
||||
|
||||
fragment-t234-p3737-0000-p3701-0000@0 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = ">=3737-0000-TS4", ">=3737-0000-RC1", ">=3737-0000-300";
|
||||
};
|
||||
__overlay__ {
|
||||
bus@0 {
|
||||
i2c@31e0000 {
|
||||
rt5640: audio-codec@1c {
|
||||
#sound-dai-cells = <1>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
sound {
|
||||
nvidia-audio-card,widgets =
|
||||
"Headphone", "CVB-RT Headphone Jack",
|
||||
"Microphone", "CVB-RT Mic Jack",
|
||||
"Speaker", "CVB-RT Int Spk",
|
||||
"Microphone", "CVB-RT Int Mic";
|
||||
|
||||
nvidia-audio-card,routing =
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOL",
|
||||
"CVB-RT Headphone Jack", "CVB-RT HPOR",
|
||||
"CVB-RT IN1P", "CVB-RT Mic Jack",
|
||||
"CVB-RT IN2P", "CVB-RT Mic Jack",
|
||||
"CVB-RT Int Spk", "CVB-RT SPOLP",
|
||||
"CVB-RT Int Spk", "CVB-RT SPORP",
|
||||
"CVB-RT DMIC1", "CVB-RT Int Mic",
|
||||
"CVB-RT DMIC2", "CVB-RT Int Mic";
|
||||
|
||||
nvidia-audio-card,dai-link@76 {
|
||||
link-name = "rt5640-playback";
|
||||
codec {
|
||||
sound-dai = <&rt5640 0>;
|
||||
prefix = "CVB-RT";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment-t234-p3737-0000-p3701-0000@1 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3737-0000-TS1","3737-0000-TS2","3737-0000-TS3","3737-0000-EB1","3737-0000-EB2","3737-0000-EB3","3737-0000-000","3737-0000-100","3737-0000-200";
|
||||
};
|
||||
__overlay__ {
|
||||
bus@0{
|
||||
i2c@c240000 {
|
||||
typec@8 {
|
||||
interrupt-parent = <&gpio_aon>;
|
||||
interrupts = <TEGRA234_AON_GPIO(BB, 2) IRQ_TYPE_LEVEL_LOW>;
|
||||
};
|
||||
};
|
||||
pcie-ep@141a0000 {
|
||||
nvidia,refclk-select-gpios = <&gpio_aon
|
||||
TEGRA234_AON_GPIO(AA, 4)
|
||||
GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
regulator-vdd-3v3-pcie {
|
||||
gpio = <&gpio TEGRA234_MAIN_GPIO(Z, 2) GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
/* PCIe 12V supply through NCP for TS3 */
|
||||
fragment-t234-p3737-0000-p3701-0000@2 {
|
||||
target-path = "/";
|
||||
board_config {
|
||||
ids = "3737-0000-TS3","3737-0000-200","3737-0000-300","3737-0000-EB3";
|
||||
};
|
||||
__overlay__ {
|
||||
bus@0{
|
||||
i2c@c240000 {
|
||||
ncp_12v_pcie_supply: ncp81599@74 {
|
||||
compatible = "nvidia,ncp81599";
|
||||
reg = <0x74>;
|
||||
regulator-name = "ncp81599";
|
||||
ncp81599-supply = <&vdd_5v0_sys>;
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
pcie@141a0000 {
|
||||
vpcie12v-supply = <&ncp_12v_pcie_supply>;
|
||||
};
|
||||
pcie-ep@141a0000 {
|
||||
vpcie12v-supply = <&ncp_12v_pcie_supply>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
/* PCIe C5 endpoint */
|
||||
fragment-t234-p3737-0000-p3701-0000-pcie-c5-ep@0 {
|
||||
target-path = "/bus@0";
|
||||
board_config {
|
||||
odm-data = "nvhs-uphy-config-1";
|
||||
};
|
||||
__overlay__ {
|
||||
pcie@141a0000 {
|
||||
status = "disabled";
|
||||
};
|
||||
pcie-ep@141a0000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
218
overlay/tegra234-p3737-0000+p3701-0000-hdr40.dts
Normal file
218
overlay/tegra234-p3737-0000+p3701-0000-hdr40.dts
Normal file
@@ -0,0 +1,218 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for tegra234-p3737-0000-p3701-0000 40-pin
|
||||
* Expansion Header.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
|
||||
/ {
|
||||
overlay-name = "Jetson 40pin Header";
|
||||
compatible = JETSON_COMPATIBLE;
|
||||
|
||||
p3737-0000_p3701-0000-hdr40@0 {
|
||||
target = <&pinmux>;
|
||||
__overlay__ {
|
||||
pinctrl-names = "default";
|
||||
pinctrl-0 = <&jetson_io_pinmux>;
|
||||
jetson_io_pinmux: exp-header-pinmux {
|
||||
hdr40-pin7 {
|
||||
nvidia,pins = "soc_gpio33_pq6";
|
||||
nvidia,function = "extperiph4";
|
||||
nvidia,pin-group = "extperiph4_clk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin8 {
|
||||
nvidia,pins = "uart1_tx_pr2";
|
||||
};
|
||||
hdr40-pin10 {
|
||||
nvidia,pins = "uart1_rx_pr3";
|
||||
};
|
||||
hdr40-pin11 {
|
||||
nvidia,pins = "uart1_rts_pr4";
|
||||
nvidia,function = "uarta";
|
||||
nvidia,pin-group = "uarta-cts/rts";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin12 {
|
||||
nvidia,pins = "soc_gpio41_ph7";
|
||||
nvidia,function = "i2s2";
|
||||
nvidia,pin-label = "i2s2_sclk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin13 {
|
||||
nvidia,pins = "soc_gpio37_pr0";
|
||||
nvidia,function = "gp";
|
||||
nvidia,pin-group = "pwm8";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin15 {
|
||||
nvidia,pins = "soc_gpio39_pn1";
|
||||
nvidia,function = "gp";
|
||||
nvidia,pin-group = "pwm1";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin18 {
|
||||
nvidia,pins = "soc_gpio21_ph0";
|
||||
nvidia,function = "gp";
|
||||
nvidia,pin-group = "pwm5";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin19 {
|
||||
nvidia,pins = "spi1_mosi_pz5";
|
||||
nvidia,function = "spi1";
|
||||
nvidia,pin-label = "spi1_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin21 {
|
||||
nvidia,pins = "spi1_miso_pz4";
|
||||
nvidia,function = "spi1";
|
||||
nvidia,pin-label = "spi1_din";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin23 {
|
||||
nvidia,pins = "spi1_sck_pz3";
|
||||
nvidia,function = "spi1";
|
||||
nvidia,pin-label = "spi1_sck";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin24 {
|
||||
nvidia,pins = "spi1_cs0_pz6";
|
||||
nvidia,function = "spi1";
|
||||
nvidia,pin-label = "spi1_cs0";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin26 {
|
||||
nvidia,pins = "spi1_cs1_pz7";
|
||||
nvidia,function = "spi1";
|
||||
nvidia,pin-label = "spi1_cs1";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin35 {
|
||||
nvidia,pins = "soc_gpio44_pi2";
|
||||
nvidia,function = "i2s2";
|
||||
nvidia,pin-label = "i2s2_fs";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin36 {
|
||||
nvidia,pins = "uart1_cts_pr5";
|
||||
nvidia,function = "uarta";
|
||||
nvidia,pin-group = "uarta-cts/rts";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin38 {
|
||||
nvidia,pins = "soc_gpio43_pi1";
|
||||
nvidia,function = "i2s2";
|
||||
nvidia,pin-label = "i2s2_din";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin40 {
|
||||
nvidia,pins = "soc_gpio42_pi0";
|
||||
nvidia,function = "i2s2";
|
||||
nvidia,pin-label = "i2s2_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
fragment@1 {
|
||||
target = <&pinmux_aon>;
|
||||
__overlay__ {
|
||||
pinctrl-names = "default";
|
||||
pinctrl-0 = <&jetson_io_pinmux_aon>;
|
||||
jetson_io_pinmux_aon: exp-header-pinmux {
|
||||
hdr40-pin3 {
|
||||
nvidia,pins = "gen8_i2c_scl_pdd1";
|
||||
nvidia,pin-label = "i2c8";
|
||||
};
|
||||
hdr40-pin5 {
|
||||
nvidia,pins = "gen8_i2c_sda_pdd2";
|
||||
nvidia,pin-label = "i2c8";
|
||||
};
|
||||
hdr40-pin16a {
|
||||
nvidia,pins = "can1_en_pbb1";
|
||||
nvidia,function = "dmic3";
|
||||
nvidia,pin-label = "dmic3_dat";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin16b {
|
||||
nvidia,pins = "can1_en_pbb1";
|
||||
nvidia,function = "dmic5";
|
||||
nvidia,pin-label = "dmic5_dat";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin27 {
|
||||
nvidia,pins = "gen2_i2c_sda_pdd0";
|
||||
};
|
||||
hdr40-pin28 {
|
||||
nvidia,pins = "gen2_i2c_scl_pcc7";
|
||||
};
|
||||
hdr40-pin29 {
|
||||
nvidia,pins = "can0_din_paa1";
|
||||
nvidia,function = "can0";
|
||||
nvidia,pin-label = "can0_din";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
hdr40-pin31 {
|
||||
nvidia,pins = "can0_dout_paa0";
|
||||
nvidia,function = "can0";
|
||||
nvidia,pin-label = "can0_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin32a {
|
||||
nvidia,pins = "can1_stb_pbb0";
|
||||
nvidia,function = "dmic3";
|
||||
nvidia,pin-label = "dmic3_clk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin32b {
|
||||
nvidia,pins = "can1_stb_pbb0";
|
||||
nvidia,function = "dmic5";
|
||||
nvidia,pin-label = "dmic5_clk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin33 {
|
||||
nvidia,pins = "can1_dout_paa2";
|
||||
nvidia,function = "can1";
|
||||
nvidia,pin-label = "can1_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
hdr40-pin37 {
|
||||
nvidia,pins = "can1_din_paa3";
|
||||
nvidia,function = "can1";
|
||||
nvidia,pin-label = "can1_din";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
72
overlay/tegra234-p3737-0000+p3701-0000-m2ke.dts
Normal file
72
overlay/tegra234-p3737-0000+p3701-0000-m2ke.dts
Normal file
@@ -0,0 +1,72 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2021-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
/*
|
||||
* Device-tree overlay for tegra234-p3737-0000-p3701-0000 M.2 Key E Slot.
|
||||
*/
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
|
||||
#include <dt-bindings/tegra234-p3737-0000+p3701-0000.h>
|
||||
|
||||
/ {
|
||||
overlay-name = "Jetson M.2 Key E Slot";
|
||||
compatible = JETSON_COMPATIBLE;
|
||||
|
||||
p3737-0000_p3701-0000-m2ke@0 {
|
||||
target = <&pinmux>;
|
||||
__overlay__ {
|
||||
pinctrl-names = "default";
|
||||
pinctrl-0 = <&jetson_io_pinmux>;
|
||||
jetson_io_pinmux: exp-header-pinmux {
|
||||
m2ke-pin8 {
|
||||
nvidia,pins = "dap4_sclk_pa4";
|
||||
nvidia,function = "i2s4";
|
||||
nvidia,pin-label = "i2s4_sclk";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
m2ke-pin10 {
|
||||
nvidia,pins = "dap4_fs_pa7";
|
||||
nvidia,function = "i2s4";
|
||||
nvidia,pin-label = "i2s4_fs";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
m2ke-pin12 {
|
||||
nvidia,pins = "dap4_din_pa6";
|
||||
nvidia,function = "i2s4";
|
||||
nvidia,pin-label = "i2s4_din";
|
||||
nvidia,tristate = <TEGRA_PIN_ENABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_ENABLE>;
|
||||
};
|
||||
m2ke-pin14 {
|
||||
nvidia,pins = "dap4_dout_pa5";
|
||||
nvidia,function = "i2s4";
|
||||
nvidia,pin-label = "i2s4_dout";
|
||||
nvidia,tristate = <TEGRA_PIN_DISABLE>;
|
||||
nvidia,enable-input = <TEGRA_PIN_DISABLE>;
|
||||
};
|
||||
m2ke-pin22 {
|
||||
nvidia,pins = "uart2_rx_px5";
|
||||
};
|
||||
m2ke-pin32 {
|
||||
nvidia,pins = "uart2_tx_px4";
|
||||
};
|
||||
m2ke-pin34 {
|
||||
nvidia,pins = "uart2_cts_px7";
|
||||
};
|
||||
m2ke-pin36 {
|
||||
nvidia,pins = "uart2_rts_px6";
|
||||
};
|
||||
m2ke-pin58 {
|
||||
nvidia,pins = "dp_aux_ch3_n_pn0";
|
||||
};
|
||||
m2ke-pin60 {
|
||||
nvidia,pins = "dp_aux_ch3_p_pn7";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,339 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2022-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
|
||||
/dts-v1/;
|
||||
/plugin/;
|
||||
|
||||
#include "tegra234-overlay.dtsi"
|
||||
#include "tegra234-soc-thermal.dtsi"
|
||||
#include "tegra234-soc-thermal-shutdown.dtsi"
|
||||
#include "tegra234-soc-audio-dai-links.dtsi"
|
||||
#include "tegra234-soc-camera.dtsi"
|
||||
#include "tegra234-p3737-0000.dtsi"
|
||||
#include "tegra234-p3701-0000.dtsi"
|
||||
#include "tegra234-dcb-p3737-0000-p3701-0000.dtsi"
|
||||
|
||||
/ {
|
||||
compatible = "nvidia,p3737-0000+p3701-0000";
|
||||
|
||||
fragment-t234-p3737-p3701@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bpmp {
|
||||
thermal {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
cpus {
|
||||
idle-states {
|
||||
c7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
nvpmodel {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
scf-pmu {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soctherm-oc-event {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
thermal-zones {
|
||||
cpu-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
cv0-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
cv1-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
cv2-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
gpu-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soc0-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soc1-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
soc2-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tj-thermal {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
bus@0 {
|
||||
smmu_test {
|
||||
compatible = "nvidia,smmu_test";
|
||||
iommus = <&smmu_niso0 TEGRA234_SID_SMMU_TEST>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
watchdog@2190000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pinmux@2430000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ufshci@2500000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aconnect@2900000 {
|
||||
ahub@2900800 {
|
||||
i2s@2901200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2s@2901400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dmic@2904300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dspk@2905100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907100 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907200 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907300 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907400 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
afc@2907500 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
arad@290e400 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
serial@3110000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@3190000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31b0000 {
|
||||
nvidia,hw-instance-id = <0x5>;
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
serial@31d0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@31e0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
usb@3550000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tachometer@39c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hsp@3d00000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ethernet@6800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
aon@c000000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
i2c@c240000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hdr40_i2c1: i2c@c250000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
rtc@c2a0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
actmon@d230000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
hwpm@f100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
host1x@13e00000 {
|
||||
nvjpg@15380000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdec@15480000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvenc@154c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tsec@15500000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvjpg@15540000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15810000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15820000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
se@15840000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla0@15880000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
nvdla1@158c0000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
ofa@15a50000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0@16000000 {
|
||||
status = "okay";
|
||||
|
||||
pva0_niso1_ctx0 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx1 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx2 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx3 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx4 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx5 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx6 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
pva0_niso1_ctx7 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
gpu@17000000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
|
||||
tegra-hsp@b950000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
dce@d800000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
tegra_mce@e100000 {
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
display@13800000 {
|
||||
status = "okay";
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,106 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2018-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-camera-ar0234-a00.dtsi"
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
|
||||
#define CAM0_RST_L TEGRA234_MAIN_GPIO(H, 3)
|
||||
#define CAM0_PWDN TEGRA234_MAIN_GPIO(H, 6)
|
||||
#define CAM1_RST_L TEGRA234_MAIN_GPIO(AC, 1)
|
||||
#define CAM1_PWDN TEGRA234_MAIN_GPIO(AC, 0)
|
||||
#define PWR_EN TEGRA234_MAIN_GPIO(AC, 7)
|
||||
#define CAMERA_I2C_MUX_BUS(x) (0x1E + x)
|
||||
|
||||
/* camera control gpio definitions */
|
||||
/ {
|
||||
fragment-camera-ar0234@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bus@0{
|
||||
i2c@3180000 {
|
||||
tca9546@70 {
|
||||
compatible = "nxp,pca9546";
|
||||
reg = <0x70>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
skip_mux_detect = "yes";
|
||||
force_bus_start = <CAMERA_I2C_MUX_BUS(0)>;
|
||||
i2c@0 {
|
||||
reg = <0>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
max96712_a@62 {
|
||||
compatible = "nvidia,max96712";
|
||||
reg = <0x62>;
|
||||
channel = "a";
|
||||
};
|
||||
ar0234_a@18 {
|
||||
def-addr = <0x18>;
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_EXTPERIPH1>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
channel = "a";
|
||||
has-eeprom;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM1_PWDN GPIO_ACTIVE_HIGH>;
|
||||
pwr-gpios = <&gpio PWR_EN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
ar0234_b@10 {
|
||||
def-addr = <0x10>;
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_EXTPERIPH1>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
channel = "n";
|
||||
has-eeprom;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM1_PWDN GPIO_ACTIVE_HIGH>;
|
||||
pwr-gpios = <&gpio PWR_EN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@1 {
|
||||
reg = <1>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ar0234_c@18 {
|
||||
def-addr = <0x18>;
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_EXTPERIPH1>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
channel = "n";
|
||||
has-eeprom;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM1_PWDN GPIO_ACTIVE_HIGH>;
|
||||
pwr-gpios = <&gpio PWR_EN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
ar0234_d@10 {
|
||||
ef-addr = <0x10>;
|
||||
/* Define any required hw resources needed by driver */
|
||||
/* ie. clocks, io pins, power sources */
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_EXTPERIPH1>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
channel = "n";
|
||||
has-eeprom;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM1_PWDN GPIO_ACTIVE_HIGH>;
|
||||
pwr-gpios = <&gpio PWR_EN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,53 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-camera-e3331-a00.dtsi"
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
|
||||
/* camera control gpio definitions */
|
||||
#define CAM0_RST_L TEGRA234_MAIN_GPIO(H, 3)
|
||||
#define CAMERA_I2C_MUX_BUS(x) (0x1E + x)
|
||||
|
||||
/* TODO: Re-enable cam1 and cam2*/
|
||||
/ {
|
||||
fragment-camera-imx318@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bus@0 {
|
||||
gpio@2200000 {
|
||||
camera-control-output-low {
|
||||
gpio-hog;
|
||||
output-low;
|
||||
gpios = <CAM0_RST_L 0>;
|
||||
label = "cam0-rst";
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
tca9546_70: tca9546@70 {
|
||||
compatible = "nxp,pca9546";
|
||||
reg = <0x70>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
skip_mux_detect;
|
||||
force_bus_start = <CAMERA_I2C_MUX_BUS(0)>;
|
||||
i2c@0 {
|
||||
reg = <0>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
imx318_a@10 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
clock-frequency = <24000000>;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,155 +0,0 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2015-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-camera-e3333-a00.dtsi"
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
#define CAM0_RST_L TEGRA234_MAIN_GPIO(H, 3)
|
||||
#define CAM0_PWDN TEGRA234_MAIN_GPIO(H, 6)
|
||||
#define CAM1_RST_L TEGRA234_MAIN_GPIO(AC, 1)
|
||||
#define CAM1_PWDN TEGRA234_MAIN_GPIO(AC, 0)
|
||||
#define CAMERA_I2C_MUX_BUS(x) (0x1E + x)
|
||||
|
||||
/ {
|
||||
fragment-camera-e3333@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
bus@0 {
|
||||
gpio@2200000 {
|
||||
camera-control-output-low {
|
||||
gpio-hog;
|
||||
output-low;
|
||||
gpios = <CAM0_RST_L 0 CAM0_PWDN 0
|
||||
CAM1_RST_L 0 CAM1_PWDN 0>;
|
||||
label = "cam0-rst", "cam0-pwdn",
|
||||
"cam1-rst", "cam1-pwdn";
|
||||
};
|
||||
};
|
||||
|
||||
i2c@3180000 {
|
||||
tca6408_21: tca6408@21 {
|
||||
compatible = "ti,tca6408";
|
||||
gpio-controller;
|
||||
#gpio-cells = <2>;
|
||||
reg = <0x21>;
|
||||
tca6408_21_outlow {
|
||||
gpio-hog;
|
||||
gpios = <0 0 1 0 2 0 3 0 4 0 5 0 6 0 7 0>;
|
||||
output-low;
|
||||
label = "tca6408_21_outlow_0",
|
||||
"tca6408_21_outlow_1",
|
||||
"tca6408_21_outlow_2",
|
||||
"tca6408_21_outlow_3",
|
||||
"tca6408_21_outlow_4",
|
||||
"tca6408_21_outlow_5",
|
||||
"tca6408_21_outlow_6",
|
||||
"tca6408_21_outlow_7";
|
||||
status = "okay";
|
||||
};
|
||||
|
||||
};
|
||||
|
||||
tca9548_77: tca9548@77 {
|
||||
compatible = "nxp,pca9548";
|
||||
reg = <0x77>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
/* vcc-supply = <&p3737_vdd_1v8_sys>; */
|
||||
skip_mux_detect;
|
||||
force_bus_start = <CAMERA_I2C_MUX_BUS(0)>;
|
||||
i2c@0 {
|
||||
reg = <0>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_a@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
clock-frequency = <24000000>;
|
||||
reset-gpios = <&gpio CAM0_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM0_PWDN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@1 {
|
||||
reg = <1>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_b@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
clock-frequency = <24000000>;
|
||||
reset-gpios = <&gpio CAM1_RST_L GPIO_ACTIVE_HIGH>;
|
||||
pwdn-gpios = <&gpio CAM1_PWDN GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@2 {
|
||||
reg = <2>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_c@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH1>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph1", "pllp_grtba";
|
||||
mclk = "extperiph1";
|
||||
clock-frequency = <24000000>;
|
||||
pwdn-gpios = <&tca6408_21 0 GPIO_ACTIVE_HIGH>;
|
||||
reset-gpios = <&tca6408_21 1 GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@3 {
|
||||
reg = <3>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_d@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH2>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph2", "pllp_grtba";
|
||||
mclk = "extperiph2";
|
||||
clock-frequency = <24000000>;
|
||||
pwdn-gpios = <&tca6408_21 2 GPIO_ACTIVE_HIGH>;
|
||||
reset-gpios = <&tca6408_21 3 GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@4 {
|
||||
reg = <4>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_e@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH2>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph2", "pllp_grtba";
|
||||
mclk = "extperiph2";
|
||||
clock-frequency = <24000000>;
|
||||
pwdn-gpios = <&tca6408_21 4 GPIO_ACTIVE_HIGH>;
|
||||
reset-gpios = <&tca6408_21 5 GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
i2c@5 {
|
||||
reg = <5>;
|
||||
i2c-mux,deselect-on-exit;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
ov5693_g@36 {
|
||||
clocks = <&bpmp TEGRA234_CLK_EXTPERIPH2>,
|
||||
<&bpmp TEGRA234_CLK_PLLP_OUT0>;
|
||||
clock-names = "extperiph2", "pllp_grtba";
|
||||
mclk = "extperiph2";
|
||||
clock-frequency = <24000000>;
|
||||
pwdn-gpios = <&tca6408_21 6 GPIO_ACTIVE_HIGH>;
|
||||
reset-gpios = <&tca6408_21 7 GPIO_ACTIVE_HIGH>;
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
@@ -1,12 +1,11 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
// Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
// SPDX-FileCopyrightText: Copyright (c) 2017-2023, NVIDIA CORPORATION & AFFILIATES. All rights reserved.
|
||||
|
||||
#include "tegra234-camera-imx185-a00.dtsi"
|
||||
#include <dt-bindings/clock/tegra234-clock.h>
|
||||
#include <dt-bindings/gpio/tegra234-gpio.h>
|
||||
|
||||
#define CAM0_RST_L TEGRA234_MAIN_GPIO(H, 3)
|
||||
#define CAMERA_I2C_MUX_BUS(x) (0x1E + x)
|
||||
|
||||
/* camera control gpio definitions */
|
||||
|
||||
@@ -30,7 +29,6 @@
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
skip_mux_detect = "yes";
|
||||
force_bus_start = <CAMERA_I2C_MUX_BUS(0)>;
|
||||
|
||||
i2c@0 {
|
||||
reg = <0>;
|
||||
@@ -58,27 +56,4 @@
|
||||
};
|
||||
};
|
||||
};
|
||||
fragment-camera-imx185@0 {
|
||||
target-path = "/";
|
||||
__overlay__ {
|
||||
eeprom-manager {
|
||||
bus@1 {
|
||||
i2c-bus = <&cam_i2c>;
|
||||
eeprom@0 {
|
||||
slave-address = <0x54>;
|
||||
label = "sensor0";
|
||||
};
|
||||
eeprom@1 {
|
||||
slave-address = <0x57>;
|
||||
label = "sensor1";
|
||||
};
|
||||
eeprom@2 {
|
||||
slave-address = <0x52>;
|
||||
label = "sensor2";
|
||||
};
|
||||
};
|
||||
|
||||
};
|
||||
};
|
||||
};
|
||||
};
|
||||
|
||||
Some files were not shown because too many files have changed in this diff Show More
Reference in New Issue
Block a user